Standby Leakage Power Reduction Technique for Nanoscale CMOS VLSI Systems

被引:42
|
作者
Jeon, HeungJun [1 ]
Kim, Yong-Bin [1 ]
Choi, Minsu [2 ]
机构
[1] Northeastern Univ, Dept Elect & Comp Engn, Boston, MA 02115 USA
[2] Missouri Univ Sci & Technol, Dept Elect & Comp Engn, Rolla, MO 65409 USA
基金
美国国家科学基金会;
关键词
Band-to-band tunneling (BTBT) leakage; gate leakage; leakage current; leakage power; optimal body bias voltage; subthreshold leakage; MOSFETS;
D O I
10.1109/TIM.2010.2044710
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a novel low-power design technique is proposed to minimize the standby leakage power in nanoscale CMOS very large scale integration (VLSI) systems by generating the adaptive optimal reverse body-bias voltage. The adaptive optimal body-bias voltage is generated from the proposed leakage monitoring circuit, which compares the subthreshold current (I-SUB) and the band-to-band tunneling (BTBT) current (I-BTBT). The proposed circuit was simulated in HSPICE using 32-nm bulk CMOS technology and evaluated using ISCAS85 benchmark circuits at different operating temperatures (ranging from 25 degrees C to 100 degrees C). Analysis of the results shows a maximum of 551 and 1491 times leakage power reduction at 25 degrees C and 100 degrees C, respectively, on a circuit with 546 gates. The proposed approach demonstrates that the optimal body bias reduces a considerable amount of standby leakage power dissipation in nanoscale CMOS integrated circuits. In this approach, the temperature and supply voltage variations are compensated by the proposed feedback loop.
引用
收藏
页码:1127 / 1133
页数:7
相关论文
共 50 条
  • [21] Area-efficient selective multi-threshold CMOS design methodology for standby leakage power reduction
    Kitahara, T
    Kawabe, N
    Minami, F
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 646 - 647
  • [22] LECTOR: A technique for leakage reduction in CMOS circuits
    Hanchate, N
    Ranganathan, N
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (02) : 196 - 205
  • [23] Design of Power-Rail ESD Clamp Circuit With Ultra-Low Standby Leakage Current in Nanoscale CMOS Technology
    Wang, Chang-Tzu
    Ker, Ming-Dou
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) : 956 - 964
  • [24] Leakage power analysis and reduction for nanoscale circuits
    Agarwal, A
    Mukhopadhyay, S
    Raychowdhury, A
    Roy, K
    Kim, CH
    IEEE MICRO, 2006, 26 (02) : 68 - 80
  • [25] Modeling leakage power reduction in VLSI as optimization problems
    Wang, Wenxin
    Areibi, Shawki
    Anis, Mohab
    OPTIMIZATION AND ENGINEERING, 2007, 8 (02) : 129 - 162
  • [26] Modeling leakage power reduction in VLSI as optimization problems
    Wenxin Wang
    Shawki Areibi
    Mohab Anis
    Optimization and Engineering, 2007, 8 : 129 - 162
  • [27] Subthreshold Leakage Power Reduction in VLSI Circuits: A Survey
    Sridhara, K.
    Biradar, G. S.
    Yanamshetti, Raju
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1120 - 1124
  • [28] Leakage current reduction in CMOS VLSI circuits by input vector control
    Abdollahi, A
    Fallah, F
    Pedram, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (02) : 140 - 154
  • [29] A Novel Adaptive Design Methodology for Minimum Leakage Power Considering PVT Variations on Nanoscale VLSI Systems
    Kim, Kyung Ki
    Kim, Yong-Bin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (04) : 517 - 528
  • [30] SRAM Design for Nanoscale Technology with Dynamic Vth and Dynamic Standby Voltage for Leakage Reduction
    Singh, Yashwant
    Boolchandani, D.
    2013 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICSC), 2013, : 478 - 481