Design and Development of an ASIC Standard Cell Library Using 90nm Technology Node

被引:0
|
作者
Lavanya, Naga [1 ]
Mullangi, Pradeep [1 ]
机构
[1] Shri Vishnu Engn Coll Women, Elect & Commun Engn, Bhimavaram, AP, India
关键词
Standard cell; IC; ASIC; Cadnce Virtuoso; Liberate; lib file;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Standard cell libraries are an important part of many of today's integrated circuit (IC) designs. The design of all digital ASICs (Application Specific Integrated Circuit) essentially involves the use of an ASIC standard cell library comprising logic functional primitives such as basic gate functions, complex combinational functions, sequential elements, arithmetic elements and I/Os. In this paper the work involves, designing standard cell layouts with different cells using fixed height of standard cell template and characterizing standard cells using liberate and generating. lib file for standard cell. This Standard cell library was designed an industry academia chip collaborative project. By using Cadence virtuoso, liberate tools high performance with low power consumption standard cell library was developed.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] NBTI reliability analysis for a 90nm CMOS technology
    Puchner, H
    Hinh, L
    ESSDERC 2004: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2004, : 257 - 260
  • [42] 90nm SiCOH technology in 300 mm manufacturing
    Clevenger, LA
    Yoon, M
    Edelstein, D
    Cowley, A
    Davis, C
    Agarwala, B
    Biolsi, P
    Chanda, K
    Cohen, T
    Cote, W
    Cullinan, M
    Dalton, T
    Das, S
    Davis, P
    Demarest, J
    Dunn, D
    Dziobkowski, C
    Economikos, L
    Filippi, R
    Fitzsimmons, J
    Flaitz, P
    Fuller, N
    Gates, T
    Gill, J
    Grill, A
    Hawken, D
    Joy, R
    Klymko, N
    Lane, M
    Law, S
    Landers, W
    Le, N
    Li, WK
    Lin, YH
    Liniger, E
    Liu, H
    Liu, W
    Liu, X
    Llera-Hurlburt, D
    Low, CH
    Malhotra, S
    Matusiewicz, G
    Moskowitz, S
    Muzzy, C
    Nguyen, D
    Pal, S
    Parks, C
    Ramachandran, V
    Rathore, H
    Restaino, D
    ADVANCED METALLIZATION CONFERENCE 2004 (AMC 2004), 2004, : 27 - 36
  • [43] ANALYSIS OF DARLINGTON PAIR AMPLIFIER AT 90nm TECHNOLOGY
    Singh, Rashmi
    Mehra, Rajesh
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 3637 - 3641
  • [44] Comparative analysis of comparators in 90nm CMOS Technology
    Khatak, Anil
    Kumar, Manoj
    Dhull, Sanjeev
    2018 INTERNATIONAL CONFERENCE ON POWER ENERGY, ENVIRONMENT AND INTELLIGENT CONTROL (PEEIC), 2018, : 493 - 500
  • [45] Synthesis and Modeling of Spiral Inductor at 90nm Technology
    Birla, Shilpi
    Shukla, Neeraj Kr
    Singh, R. K.
    2009 INTERNATIONAL CONFERENCE ON ADVANCES IN RECENT TECHNOLOGIES IN COMMUNICATION AND COMPUTING (ARTCOM 2009), 2009, : 738 - 740
  • [46] ArF issues of 90nm node DRAM device integration
    Goo, DH
    Kim, BS
    Park, JS
    Yoon, KS
    Lee, JH
    Cho, HK
    Han, WS
    Moon, JT
    OPTICAL MICROLITHOGRAPHY XVI, PTS 1-3, 2003, 5040 : 1296 - 1303
  • [47] Contact lithography defect reduction and monitoring for the 90nm node
    Moreau, O
    Bos-Lorenzo, S
    Weisbuch, F
    Mortini, N
    Monget, C
    2003 IEEE INTERNATIONAL SYMPOSIUM ON SEMICONDUCTOR MANUFACTURING, CONFERENCE PROCEEDINGS, 2003, : 126 - 129
  • [48] Very low noise in 90nm node RF MOSFETs using a new layout
    Kao, H. L.
    Chin, Albert
    Liao, C. C.
    McAlister, S. P.
    2007 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, DIGEST OF PAPERS, 2007, : 44 - +
  • [49] Implementation of STDP for Spintronics based SNN using 90nm CMOS Technology
    Kuruvithadam, Rose Mary
    Nalesh, S.
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [50] Film characterization of Cu diffusion barrier dielectrics for 90nm and 65nm technology node Cu interconnects
    Goto, K
    Yuasa, H
    Andatsu, A
    Matsuura, M
    PROCEEDINGS OF THE IEEE 2003 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2003, : 6 - 8