Design and Development of an ASIC Standard Cell Library Using 90nm Technology Node

被引:0
|
作者
Lavanya, Naga [1 ]
Mullangi, Pradeep [1 ]
机构
[1] Shri Vishnu Engn Coll Women, Elect & Commun Engn, Bhimavaram, AP, India
关键词
Standard cell; IC; ASIC; Cadnce Virtuoso; Liberate; lib file;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Standard cell libraries are an important part of many of today's integrated circuit (IC) designs. The design of all digital ASICs (Application Specific Integrated Circuit) essentially involves the use of an ASIC standard cell library comprising logic functional primitives such as basic gate functions, complex combinational functions, sequential elements, arithmetic elements and I/Os. In this paper the work involves, designing standard cell layouts with different cells using fixed height of standard cell template and characterizing standard cells using liberate and generating. lib file for standard cell. This Standard cell library was designed an industry academia chip collaborative project. By using Cadence virtuoso, liberate tools high performance with low power consumption standard cell library was developed.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Design and Challenges of Passive UHF RFID Tag in 90nm CMOS Technology
    Hong, Yang
    Chan, Chi Fat
    Guo, Jianping
    Ng, Yuen Sum
    Shi, Weiwei
    Ho, Marco
    Leung, Lai Kan
    Leung, Ka Nang
    Choy, Chiu Sing
    Pun, Kong Pang
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 69 - 72
  • [32] Is chip design different after 90nm?
    Wilson, R
    EDN, 2006, 51 (14) : 37 - +
  • [33] Non-destructive inverse modeling of copper interconnect structure for 90nm technology node
    Kunikiyo, T
    Watanabe, T
    Kanamoto, T
    Asazato, H
    Shirota, M
    Eikyu, K
    Ajioka, Y
    Makino, H
    Ishikawa, K
    Iwade, S
    Inoue, Y
    Yamashita, K
    Kobayashi, M
    Gohda, A
    Oda, Y
    Yamaguchi, R
    Umimoto, H
    Ohtani, K
    2003 IEEE INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2003, : 31 - 34
  • [34] Design of Low Power 0.8V Flash ADC using TIQ in 90nm Technology
    Sireesha, Ranam
    Kumar, Abhishek
    2015 INTERNATIONAL CONFERENCE ON SMART TECHNOLOGIES AND MANAGEMENT FOR COMPUTING, COMMUNICATION, CONTROLS, ENERGY AND MATERIALS (ICSTM), 2015, : 406 - 410
  • [35] Experimental Assessment of Logic Circuit Performance Variability with Regular Fabrics at 90nm Technology Node
    Choi, Sungdae
    Ikeuchi, Katsuyuki
    Kim, Hyunkyung
    Inagaki, Kenichi
    Murakata, Masami
    Nishiguchi, Nobuyuki
    Takamiya, Makoto
    Sakurai, Takayasu
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 50 - 53
  • [36] Extension of low k1 lithography processes with KrF for 90nm technology node
    Jun, Sungho
    Jeong, Eunsoo
    Yun, Youngje
    Choi, Kwangseon
    Kim, Jeahee
    Han, Jaewon
    OPTICAL MICROLITHOGRAPHY XXI, PTS 1-3, 2008, 6924
  • [37] Architectural strategies in standard-cell design for the 7 nm and beyond technology node
    Sherazi, Syed Muhammad Yasser
    Chava, Bharani
    Debacker, Peter
    Bardon, Marie Garcia
    Schuddinck, Pieter
    Firouzi, Farshad
    Raghavan, Praveen
    Mercha, Abdelkarim
    Verkest, Diederik
    Ryckaert, Julien
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2016, 15 (01):
  • [38] Backend process optimization for 90nm high-density ASIC chips
    Zarkesh-Ha, P
    Wright, P
    Lakshminarayanan, S
    Cheng, CC
    Loh, W
    Lynch, W
    PROCEEDINGS OF THE IEEE 2003 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2003, : 123 - 125
  • [39] DOE experiment for scattering bars optimization at the 90nm node
    Bouton, G.
    Connolly, B.
    Courboin, D.
    Di Giacomo, A.
    Gasnier, F.
    Lallement, R.
    Parker, D.
    Pindo, M.
    Richoilley, J. C.
    Royere, F.
    Rameau-Savio, A.
    Tissier, M.
    27TH EUROPEAN MASK AND LITHOGRAPHY CONFERENCE, 2011, 7985
  • [40] Reliability of air-gap Cu interconnect and approach to selective W sealing using 90nm node technology
    Noguchi, J
    Sato, K
    Konishi, N
    Uno, S
    Oshima, T
    Tanaka, U
    Ishikawa, K
    Ashihara, H
    Saito, T
    Kubo, M
    Aoki, H
    Fujiwara, T
    PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2004, : 81 - 83