Design and Development of an ASIC Standard Cell Library Using 90nm Technology Node

被引:0
|
作者
Lavanya, Naga [1 ]
Mullangi, Pradeep [1 ]
机构
[1] Shri Vishnu Engn Coll Women, Elect & Commun Engn, Bhimavaram, AP, India
来源
2018 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI) | 2018年
关键词
Standard cell; IC; ASIC; Cadnce Virtuoso; Liberate; lib file;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Standard cell libraries are an important part of many of today's integrated circuit (IC) designs. The design of all digital ASICs (Application Specific Integrated Circuit) essentially involves the use of an ASIC standard cell library comprising logic functional primitives such as basic gate functions, complex combinational functions, sequential elements, arithmetic elements and I/Os. In this paper the work involves, designing standard cell layouts with different cells using fixed height of standard cell template and characterizing standard cells using liberate and generating. lib file for standard cell. This Standard cell library was designed an industry academia chip collaborative project. By using Cadence virtuoso, liberate tools high performance with low power consumption standard cell library was developed.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] 90nm multi-level-cell Flash memory technology
    Pangal, K
    Abraham, C
    Wang, M
    Nguyen, H
    Coulter, J
    Begley, T
    Soss, S
    ISSM 2005: IEEE International Symposium on Semiconductor Manufacturing, Conference Proceedings, 2005, : 197 - 199
  • [22] 90nm phase change technology with μTrench and lance cell elements
    Atwood, G.
    Bez, R.
    2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 100 - +
  • [24] Stress induced degradation of 90nm node interconnects
    Federspiel, X
    2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 623 - 624
  • [25] 90nm generation RF CMOS technology
    Stamper, Anthony
    Bolam, Ronald
    Coolbaugh, Douglas
    Chanda, Kaushik
    Collins, David
    Dunn, James
    He, Zhong-Xiang
    Erturk, Mete
    Eshun, Ebenezer
    Lindgren, Peter
    McDevitt, Thomas
    Moon, Matthew
    Porth, Bruce
    Rathore, Hazara
    Onge, Stephen St.
    Snavely, Colleen
    Tiersch, Matthew
    Winslow, Arthur
    Zwonik, Robert
    ADVANCED METALLIZATION CONFERENCE 2007 (AMC 2007), 2008, 23 : 363 - 369
  • [26] Improvement of data retention time using DRAM cell with Metallic Shield Embedded (MSE)-STI for 90nm technology node and beyond
    Lee, SH
    Hong, SH
    Oh, JH
    Choi, YK
    Bae, DI
    Park, SH
    Roh, BH
    Chung, TY
    Kim, K
    ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, : 151 - 154
  • [27] A new single-photon avalanche diode in 90nm standard CMOS technology
    Karami, Mohammad Azim
    Gersbach, Marek
    Yoon, Hyung-June
    Charbon, Edoardo
    OPTICS EXPRESS, 2010, 18 (21): : 22158 - 22166
  • [28] A Low Voltage 6T SRAM Cell Design and Analysis Using Cadence 90nm And 45nm CMOS Technology
    Kalpana, T.
    Reddy, Challa Lakshmi
    Saranya, Bandaru
    Naveen, Poluboyina
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 188 - 194
  • [29] A New Single-Photon Avalanche Diode in 90nm Standard CMOS Technology
    Karami, Mohammad Azim
    Gersbach, Marek
    Charbon, Edoardo
    DETECTORS AND IMAGING DEVICES: INFRARED, FOCAL PLANE, SINGLE PHOTON, 2010, 7780
  • [30] Achieving CDU requirement for 90nm technology node and beyond with advanced mask making process technology
    Tzu, SD
    Chang, CH
    Chen, WC
    Kliem, KH
    Hudek, P
    Beyer, D
    Advanced Microlithography Technologies, 2005, 5645 : 100 - 108