A high-speed low-power SAR ADC in 40nm CMOS with combined energy-efficient techniques

被引:5
|
作者
Huang, Yujia [1 ]
Meng, Qiao [1 ]
Li, Fei [1 ]
Wu, Jie [1 ]
机构
[1] Southeast Univ, Inst RF & OE ICs, Nanjing 210096, Jiangsu, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2021年 / 18卷 / 11期
基金
中国国家自然科学基金;
关键词
SAR ADC; low-power; dynamic comparator; PIPELINED ADC; SNDR;
D O I
10.1587/elex.18.20210156
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a high-speed low-power SAR ADC is designed. In this prototype, an improved switching scheme combined with the optimized attenuation capacitor architecture is proposed, showing more power efficiency and is more suitable for high-speed data converters. Meanwhile, an improved synchronous timing strategy is employed, achieving flexible time allocation of DAC settling and comparison in each bit-cycle. In addition, a two-stage non-tail-current-source and single-phase-clock comparator is proposed with more power-efficiency and compatible resolving time. The prototype ADC is fabricated in a 40nm CMOS technology and occupies an active area of 0.04mm(2). An SNDR of 57.18dB and an SFDR of 75.29dB are achieved with the Nyquist rate input at a sampling rate of 160MS/s, consuming 1.3mW at 1.1V supply voltage.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] High-speed low-power SAR ADC with energy-efficient capacitor switching scheme and fast conversion loop
    Li, Dong
    Meng, Qiao
    Li, Fei
    ICIC Express Letters, 2015, 9 (10): : 2731 - 2736
  • [2] High-Speed and Low-Power Logic for SAR ADC
    Xu, Daiguo
    Xu, Shiliu
    2017 17TH IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY (ICCT 2017), 2017, : 1166 - 1170
  • [3] An Energy-Efficient Switching Scheme for Low-Power SAR ADC Design
    Liang, Yuhua
    Zhu, Zhangming
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (01)
  • [4] Pipelining method for low-power and high-speed SAR ADC design
    Ziba Fazel
    Saeed Saeedi
    Mojtaba Atarodi
    Analog Integrated Circuits and Signal Processing, 2016, 87 : 353 - 368
  • [5] Pipelining method for low-power and high-speed SAR ADC design
    Fazel, Ziba
    Saeedi, Saeed
    Atarodi, Mojtaba
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 87 (03) : 353 - 368
  • [6] 8-bit Low-Power, Low-Area SAR ADC for Biomedical Multichannel Integrated Recording System in CMOS 40nm
    Rosol, Magdalena
    Kmon, Piotr
    2022 29TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2022), 2022, : 63 - 67
  • [7] A High-Speed Low-Power Flash ADC with Continued Pipelined Gating in 28-nm CMOS
    Gao, Yu Miao
    Qiu, Lei
    Guo, Xin Yu
    Tong, Mei Song
    2020 IEEE MTT-S INTERNATIONAL CONFERENCE ON NUMERICAL ELECTROMAGNETIC AND MULTIPHYSICS MODELING AND OPTIMIZATION (NEMO 2020), 2020,
  • [8] A CMOS Analog Front-End for Driving a High-Speed SAR ADC in Low-Power Ultrasound Imaging
    Kim, Taehoon
    Yang, Han
    Shin, Sangmin
    Lee, Hyongmin
    Kim, Suhwan
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 163 - 168
  • [9] A Low-Power Column-Parallel ADC for High-Speed CMOS Image
    Han Ye
    Li Quanliang
    Shi Cong
    Liu Liyuan
    Wu Nanjian
    INTERNATIONAL SYMPOSIUM ON PHOTOELECTRONIC DETECTION AND IMAGING 2013: IMAGING SENSORS AND APPLICATIONS, 2013, 8908
  • [10] An energy-efficient high-speed CMOS hybrid comparator with reduced delay time in 40-nm CMOS process
    Huang, Sen
    Diao, Shengxi
    Lin, Fujiang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (01) : 231 - 238