A High-Speed Low-Power Flash ADC with Continued Pipelined Gating in 28-nm CMOS

被引:0
|
作者
Gao, Yu Miao [1 ]
Qiu, Lei [1 ]
Guo, Xin Yu [1 ]
Tong, Mei Song [1 ]
机构
[1] Tongji Univ, Dept Elect Sci & Technol, Shanghai 201804, Peoples R China
关键词
Analog-to-digital converter; Flash ADC; Continued Pipelined Gating;
D O I
10.1109/NEMO49486.2020.9343431
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A flash analog-to-digital converter (ADC) with 6-bit and 10 GS/s is proposed for 28-nm CMOS process. The proposed continued pipelined clock triggers the dynamic amplifier and two-stage comparator to improve the conversion speed of the ADC. Moreover, a non-binary flash conversion architecture is designed, which utilizes the edge comparators to increase the effective number of bits. The bubble and meta-stability issues are both addressed by logic gates. The measured SNDR and SFDR were 37.53 dB and 43.22 dB, respectively, with a 0.46-GIlz input at 10 GS/s operation while consuming 32.6 mW of total power. At 10 GS/s, the ADC consumes 32.6 mW from a 1.0-V supply voltage in 28-nm CMOS process and achieves a Schreier figure of merit of 146 dB.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] A High-Speed Low-Power Calibrated Flash ADC
    Chang, Hsuan-Yu
    Yang, Ching-Yuan
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 2369 - 2372
  • [2] Design of High-Speed and Low-Power Comparator in Flash ADC
    Zhang, Shaozhen
    Li, Zheying
    Ling, Bo
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 687 - 692
  • [3] Design of a Two-Step Low-Power and High-Speed CMOS Flash ADC Architecture
    Kumar, Sumit
    Ch, Nagesh
    2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
  • [4] Design and Characterization of a 3-bit 24-GS/s Flash ADC in 28-nm Low-Power Digital CMOS
    Tretter, Gregor
    Khafaji, Mohammad Mahdi
    Fritsche, David
    Carta, Corrado
    Ellinger, Frank
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2016, 64 (04) : 1143 - 1152
  • [5] High-Speed and Logic-Compatible Split-Gate Embedded Flash on 28-nm Low-Power HKMG Logic Process
    Lee, Yong Kyu
    Jeon, Changmin
    Min, Hongkook
    Seo, Boyoung
    Kim, Kwangtae
    Kim, Donghyun
    Min, Kyungsoo
    Woo, JongSung
    Kang, Hyunug
    Chung, YongSeok
    Kim, Minsu
    Jang, Jaejune
    Yeom, KyongSik
    Kim, Ji-Sung
    Oh, MyeongHee
    Lee, Hyosang
    Cho, Sunghee
    Lee, Duckhyung
    2017 SYMPOSIUM ON VLSI TECHNOLOGY, 2017, : T202 - T203
  • [6] High-speed low-power CMOS pipelined analog-to-digital converter
    Ju, RA
    Lee, DH
    Yu, SD
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (06) : 981 - 986
  • [7] A Low-Power Column-Parallel ADC for High-Speed CMOS Image
    Han Ye
    Li Quanliang
    Shi Cong
    Liu Liyuan
    Wu Nanjian
    INTERNATIONAL SYMPOSIUM ON PHOTOELECTRONIC DETECTION AND IMAGING 2013: IMAGING SENSORS AND APPLICATIONS, 2013, 8908
  • [8] Low-power and high-speed pipelined ADC using time-aligned CDS technique
    Kook, Youn-Jae
    Li, Jipeng
    Lee, Bumha
    Moon, Un-Ku
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 321 - +
  • [9] Low-power high-speed 180-nm CMOS clock drivers
    Enomoto, Tadayoshi
    Nagayama, Suguru
    Kobayashi, Nobuaki
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 126 - +
  • [10] A high-speed low-power SAR ADC in 40nm CMOS with combined energy-efficient techniques
    Huang, Yujia
    Meng, Qiao
    Li, Fei
    Wu, Jie
    IEICE ELECTRONICS EXPRESS, 2021, 18 (11):