A High-Speed Low-Power Flash ADC with Continued Pipelined Gating in 28-nm CMOS

被引:0
|
作者
Gao, Yu Miao [1 ]
Qiu, Lei [1 ]
Guo, Xin Yu [1 ]
Tong, Mei Song [1 ]
机构
[1] Tongji Univ, Dept Elect Sci & Technol, Shanghai 201804, Peoples R China
关键词
Analog-to-digital converter; Flash ADC; Continued Pipelined Gating;
D O I
10.1109/NEMO49486.2020.9343431
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A flash analog-to-digital converter (ADC) with 6-bit and 10 GS/s is proposed for 28-nm CMOS process. The proposed continued pipelined clock triggers the dynamic amplifier and two-stage comparator to improve the conversion speed of the ADC. Moreover, a non-binary flash conversion architecture is designed, which utilizes the edge comparators to increase the effective number of bits. The bubble and meta-stability issues are both addressed by logic gates. The measured SNDR and SFDR were 37.53 dB and 43.22 dB, respectively, with a 0.46-GIlz input at 10 GS/s operation while consuming 32.6 mW of total power. At 10 GS/s, the ADC consumes 32.6 mW from a 1.0-V supply voltage in 28-nm CMOS process and achieves a Schreier figure of merit of 146 dB.
引用
收藏
页数:3
相关论文
共 50 条
  • [41] Tehrahertz CMOS Design for Low-Power and High-Speed Wireless Communication
    Fujishima, Minoru
    Amakawa, Shuhei
    Takano, Kyoya
    Katayama, Kosuke
    Yoshida, Takeshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2015, E98C (12): : 1091 - 1104
  • [42] CMOS MULTIPLIER-DIVIDERS DELIVER HIGH-SPEED, LOW-POWER
    不详
    ELECTRONIC DESIGN, 1980, 28 (01) : 188 - 188
  • [43] DESIGN OF A LOW-POWER HIGH-SPEED COMPARATOR IN 0.13μm CMOS
    Fouzy, B. B. A.
    Reaz, M. B. I.
    Bhuiyan, M. A. S.
    Badal, M. T. I.
    Hashim, F. H.
    2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES), 2016, : 289 - 292
  • [44] A Low-Power, High-Speed CMOS/CML 16:1 Serializer
    Fabian Tondo, Diego
    Rogelio Lopez, Ramiro
    2009 ARGENTINE SCHOOL OF MICRO-NANOELECTRONICS, TECHNOLOGY AND APPLICATIONS (EAMTA 2009), 2009, : 81 - 86
  • [45] Nonvolatile Programmable Switch With Adjacently Integrated Flash Memory and CMOS Logic for Low-Power and High-Speed FPGA
    Zaitsu, Koichiro
    Tatsumura, Kosuke
    Matsumoto, Mari
    Oda, Masato
    Yasuda, Shinichi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (12) : 4009 - 4014
  • [46] Design of High-speed and Low-power Two-channel Pipeline ADC
    Cheng, Li
    Xu, Jiao
    Zhang, Yixin
    Yang, Ning
    MECHATRONICS AND MATERIALS PROCESSING I, PTS 1-3, 2011, 328-330 : 1820 - +
  • [47] CURRENT-MODE CYCLIC ADC FOR LOW-POWER AND HIGH-SPEED APPLICATIONS
    KIM, SW
    KIM, SW
    ELECTRONICS LETTERS, 1991, 27 (10) : 818 - 820
  • [48] A High-Speed Low-Power Low-Latency Pipelined ROM-Less DDFS
    Hatai, Indranil
    Chakrabarti, Indrajit
    ADVANCED COMPUTING, PT III, 2011, 133 : 108 - 119
  • [49] A High-Speed DSP Engine for First-Order Hold Digital Phase Modulation in 28-nm CMOS
    Roverato, Enrico
    Kosunen, Marko
    Lemberg, Jerry
    Martelius, Mikko
    Stadius, Kari
    Anttila, Lauri
    Valkama, Mikko
    Ryynanen, Jussi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (12) : 1959 - 1963
  • [50] A Ka-Band Doherty-Like LMBA for High-Speed Wireless Communication in 28-nm CMOS
    Qunaj, Valdrin
    Reynaert, Patrick
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (12) : 3694 - 3703