A High-Speed Low-Power Low-Latency Pipelined ROM-Less DDFS

被引:0
|
作者
Hatai, Indranil [1 ]
Chakrabarti, Indrajit [1 ]
机构
[1] Indian Inst Technol, Kharagpur 721302, W Bengal, India
来源
ADVANCED COMPUTING, PT III | 2011年 / 133卷
关键词
Direct Digital Frequency Synthesizer; ROM-less architecture; Spurious Free Dynamic Range; Field Programmable Gate Array; DIGITAL FREQUENCY-SYNTHESIZER; ARCHITECTURE;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The present-day research on direct digital frequency synthesizer (DDFS) lays emphasis on ROM-less architecture, which is endowed with high speed, low power and high spurious free dynamic range (SFDR) features. The DDFS has a wide application in signal processing and telecommunication area, which generates the sine or cosine waveforms within a broad frequency range. In this paper, one high-speed, low-power, and low-latency pipelined ROM-less DDFS architecture has been proposed, implemented and tested using Xilinx Virtex-II Pro University FPGA board. The proposed ROM-less DDFS design has 32 bit phase input and 16 bit amplitude resolution with a maximum amplitude error of 1.5x10(-4). FPGA implementation of the proposed design has exhibited an SFDR of -94.3 dBc and a maximum operating frequency of 276 MHz while consuming only 22 K gates and 1.05 mW/MHz power. The high speed of operation and the low power make the proposed design suitable for use in communication transceiver for up and down conversion.
引用
收藏
页码:108 / 119
页数:12
相关论文
共 50 条
  • [1] Low-latency video transmission over high-speed WPANs based on low-power compression
    Belyaev, Eugeniy
    Turlikov, Andrey
    Ukhanova, Anna
    2010 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE (WCNC 2010), 2010,
  • [2] LPVIP: A low-power ROM-less ALU for Low-Precision LNS
    Arnold, MG
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 675 - 684
  • [3] Low-power and high-speed ROM modules for ASIC applications
    Chang, CR
    Wang, JS
    Yang, CH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (10) : 1516 - 1523
  • [4] A low power ROM-less direct digital frequency synthesizer with preset value pipelined accumulator
    Chen, J
    Luo, R
    Yang, HZ
    Wang, H
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 377 - 380
  • [5] Switching Activity Analysis of Shifters and Multipliers for Application to ROM-less DDFS Architecture Selection for Low Power Performance
    Wang, Chua-Chin
    Shih, Hsiang-Yu
    2018 ELECTRICAL POWER, ELECTRONICS, COMMUNICATIONS, CONTROLS, AND INFORMATICS SEMINAR (EECCIS), 2018, : 127 - 130
  • [6] Power-effective ROM-less DDFS Design Approach with High SFDR Performance
    Wang, Chua-Chin
    Sulistiyanto, Nanang
    Shih, Hsiang-Yu
    Lin, Yu-Cheng
    Wang, Wei
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2020, 92 (02): : 213 - 224
  • [7] Low-Power, Low-Latency Perception for XR
    van der Tempel, Ward
    Collier, Robert
    Pataridis, Kostas
    Rogge, Segolene
    Alaie, Arman
    Staelens, Jean-Sebastien
    Shahin, Mahmoud
    Peeters, Johannes
    Miodezky, Andre
    Mourad, Christian
    OPTICAL ARCHITECTURES FOR DISPLAYS AND SENSING IN AUGMENTED, VIRTUAL, AND MIXED REALITY, AR, VR, MR IV, 2023, 12449
  • [8] Low-power, low-latency global interconnect
    Caputa, P
    Svensson, C
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 394 - 398
  • [9] Power-effective ROM-less DDFS Design Approach with High SFDR Performance
    Chua-Chin Wang
    Nanang Sulistiyanto
    Hsiang-Yu Shih
    Yu-Cheng Lin
    Wei Wang
    Journal of Signal Processing Systems, 2020, 92 : 213 - 224
  • [10] LIMITS TO LOW-LATENCY COMMUNICATION ON HIGH-SPEED NETWORKS
    THEKKATH, CA
    LEVY, HM
    ACM TRANSACTIONS ON COMPUTER SYSTEMS, 1993, 11 (02): : 179 - 203