共 50 条
- [31] Advanced LPCVD BPSG deposition for sub-0.25 mu m microelectronic fabrication PROCEEDINGS OF THE THIRTEENTH INTERNATIONAL CONFERENCE ON CHEMICAL VAPOR DEPOSITION, 1996, 96 (05): : 863 - 868
- [32] Critical dimension control optimization methodology on shallow trench isolation substrate for sub-0.25 μm technology gate patterning JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (02): : 456 - 460
- [33] Optimizing sputtered TiN ARC film properties for lithography of sub-0.25μm interconnect ADVANCED INTERCONNECTS AND CONTACT MATERIALS AND PROCESSES FOR FUTURE INTEGRATED CIRCUITS, 1998, 514 : 539 - 546
- [34] High aspect ratio Bosch etching of sub-0.25 μm trenches for hyperintegration applications JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2007, 25 (04): : 1376 - 1381
- [35] 0.25μm radiation tolerant CMOS technology PROCEEDINGS OF THE EUROPEAN SPACE COMPONENTS CONFERENCE - ESCCON 2002, 2002, 507 : 31 - 33
- [38] High aspect ratio silicon trench etching for sub-0.25 μm device applications PLASMA ETCHING PROCESSES FOR SUB-QUARTER MICRON DEVICES, PROCEEDINGS, 2000, 99 (30): : 193 - 199
- [39] Implementation of a closed-loop CD and overlay controller for sub-0.25 μm patterning METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XII, 1998, 3332 : 461 - 470
- [40] NA/sigma optimisation strategies for an advanced DUV stepper applied to 0.25 mu m and sub-0.25 mu m critical levels OPTICAL MICROLITHOGRAPHY X, 1997, 3051 : 320 - 332