Full copper wiring in a sub-0.25 μm CMOS ULSI technology

被引:449
|
作者
Edelstein, D [1 ]
Heidenreich, J [1 ]
Goldblatt, R [1 ]
Cote, W [1 ]
Uzoh, C [1 ]
Lustig, N [1 ]
Roper, P [1 ]
McDevitt, T [1 ]
Motsiff, W [1 ]
Simon, A [1 ]
Dukovic, J [1 ]
Wachnik, R [1 ]
Rathore, H [1 ]
Schulz, R [1 ]
Su, L [1 ]
Luce, S [1 ]
Slattery, J [1 ]
机构
[1] IBM Corp, Semicond Res & Dev Ctr, Hopewell Junction, NY 12533 USA
来源
INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST | 1997年
关键词
D O I
10.1109/IEDM.1997.650496
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the first fully integrated ULSI CMOS/copper interconnect technology. Up to 6 Cu wiring levels are built at minimum metal-contacted pitch of 0.63 mu m, with W local-interconnect and contact levels and a polycontacted pitch of 0.81 mu m, on a fully-scaled sub 0.25 mu m, 1.8V CMOS technology. The Cu wiring has advantages of significantly lower resistance, higher allowed current density, and increased scalability, relative to comparable Ti/Al(Cu) wiring(1). These benefits in turn have enabled the scaling of pitch and thickness, fi om reduced-capacitance, high-density lower levels to low-RC global wiring levels, consistent with high-performance and high-density needs. The integrated Cu hardware was evaluated according to a comprehensive set of yield, reliability, and stress tests. This included fully functional, high-density 288K SRAM chips which were packaged into product modules and successfully tested for reliability. Overall, we find the results for full Cu wiring meet or exceed the standards set by our Al(Cu)/W-stud technology.
引用
收藏
页码:773 / 776
页数:4
相关论文
共 50 条
  • [31] Advanced LPCVD BPSG deposition for sub-0.25 mu m microelectronic fabrication
    Ilg, M
    Kirchhoff, M
    Nguyen, S
    PROCEEDINGS OF THE THIRTEENTH INTERNATIONAL CONFERENCE ON CHEMICAL VAPOR DEPOSITION, 1996, 96 (05): : 863 - 868
  • [32] Critical dimension control optimization methodology on shallow trench isolation substrate for sub-0.25 μm technology gate patterning
    Fan, MH
    Gerung, H
    Yelehanka, PR
    Cheng, A
    Zhou, MS
    Chi, C
    Tan, CH
    Xie, J
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (02): : 456 - 460
  • [33] Optimizing sputtered TiN ARC film properties for lithography of sub-0.25μm interconnect
    Sengupta, SS
    Baker, D
    Sethi, S
    Bothra, S
    ADVANCED INTERCONNECTS AND CONTACT MATERIALS AND PROCESSES FOR FUTURE INTEGRATED CIRCUITS, 1998, 514 : 539 - 546
  • [34] High aspect ratio Bosch etching of sub-0.25 μm trenches for hyperintegration applications
    Wang, Xiaodong
    Zeng, Wanxue
    Lu, Guoping
    Russo, Onofrio L.
    Eisenbraun, Eric
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2007, 25 (04): : 1376 - 1381
  • [35] 0.25μm radiation tolerant CMOS technology
    Roedde, K
    PROCEEDINGS OF THE EUROPEAN SPACE COMPONENTS CONFERENCE - ESCCON 2002, 2002, 507 : 31 - 33
  • [36] 0.25 μm CMOS/SIMOX device technology
    NTT Rev, 4 (78-87):
  • [37] 0.25 μm CMOS/SIMOX device technology
    Tsuchiya, Toshiaki
    Ohno, Terukazu
    Kado, Yuichi
    Nakashima, Sadao
    NTT R and D, 1997, 46 (04): : 361 - 370
  • [38] High aspect ratio silicon trench etching for sub-0.25 μm device applications
    Ranade, RM
    Mathad, GS
    PLASMA ETCHING PROCESSES FOR SUB-QUARTER MICRON DEVICES, PROCEEDINGS, 2000, 99 (30): : 193 - 199
  • [39] Implementation of a closed-loop CD and overlay controller for sub-0.25 μm patterning
    Sturtevant, J
    Weilemann, M
    Green, K
    Dwyer, J
    Robertson, E
    Hershey, R
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XII, 1998, 3332 : 461 - 470
  • [40] NA/sigma optimisation strategies for an advanced DUV stepper applied to 0.25 mu m and sub-0.25 mu m critical levels
    deBeeck, MO
    Ronse, K
    Ghandehari, K
    Jaenen, P
    Botermans, H
    Finders, J
    Lilygren, J
    Baker, D
    Vandenberghe, G
    DeBisschop, P
    Maenhoudt, M
    VandenHove, L
    OPTICAL MICROLITHOGRAPHY X, 1997, 3051 : 320 - 332