共 50 条
- [21] Global pattern density effects on aluminum alloy etching for sub-0.25 μm technology logic devices JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (06): : 2104 - 2107
- [22] Ultrathin oxide for sub-0.25 mu m technology in silicon IC's: Impact of stacking & nitridation MICROELECTRONIC DEVICE TECHNOLOGY, 1997, 3212 : 61 - 71
- [23] Flare impact on the intrafield CD control for sub-0.25μm patterning OPTICAL MICROLITHOGRAPHY XII, PTS 1 AND 2, 1999, 3679 : 368 - 381
- [24] Dual salicide and self-aligned metal gate formation for sub-0.25μm CMOS technologies using CMP CHEMICAL MECHANICAL PLANARIZATION IN INTEGRATED CIRCUIT DEVICE MANUFACTURING, 1998, 98 (07): : 19 - 25
- [26] Application of an electrochemical copper metallization-planarization process to sub-0.25μ features INTERCONNECT AND CONTACT METALLIZATION FOR ULSI, 2000, 99 (31): : 152 - 161
- [27] Fabrication of microstructures for studies of electromigration in sub-0.25 mu m metal interconnections JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1995, 13 (06): : 2869 - 2874
- [29] Quantitative line edge roughness characterization for sub-0.25 μm DUV lithography METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XIII, PTS 1 AND 2, 1999, 3677 : 35 - 42
- [30] High current effects in silicide films for sub-0.25 μm VLSI technologies 1998 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 36TH ANNUAL, 1998, : 284 - 292