Full copper wiring in a sub-0.25 μm CMOS ULSI technology

被引:449
|
作者
Edelstein, D [1 ]
Heidenreich, J [1 ]
Goldblatt, R [1 ]
Cote, W [1 ]
Uzoh, C [1 ]
Lustig, N [1 ]
Roper, P [1 ]
McDevitt, T [1 ]
Motsiff, W [1 ]
Simon, A [1 ]
Dukovic, J [1 ]
Wachnik, R [1 ]
Rathore, H [1 ]
Schulz, R [1 ]
Su, L [1 ]
Luce, S [1 ]
Slattery, J [1 ]
机构
[1] IBM Corp, Semicond Res & Dev Ctr, Hopewell Junction, NY 12533 USA
来源
INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST | 1997年
关键词
D O I
10.1109/IEDM.1997.650496
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present the first fully integrated ULSI CMOS/copper interconnect technology. Up to 6 Cu wiring levels are built at minimum metal-contacted pitch of 0.63 mu m, with W local-interconnect and contact levels and a polycontacted pitch of 0.81 mu m, on a fully-scaled sub 0.25 mu m, 1.8V CMOS technology. The Cu wiring has advantages of significantly lower resistance, higher allowed current density, and increased scalability, relative to comparable Ti/Al(Cu) wiring(1). These benefits in turn have enabled the scaling of pitch and thickness, fi om reduced-capacitance, high-density lower levels to low-RC global wiring levels, consistent with high-performance and high-density needs. The integrated Cu hardware was evaluated according to a comprehensive set of yield, reliability, and stress tests. This included fully functional, high-density 288K SRAM chips which were packaged into product modules and successfully tested for reliability. Overall, we find the results for full Cu wiring meet or exceed the standards set by our Al(Cu)/W-stud technology.
引用
收藏
页码:773 / 776
页数:4
相关论文
共 50 条
  • [21] Global pattern density effects on aluminum alloy etching for sub-0.25 μm technology logic devices
    Baek, KH
    Kim, KH
    Hwang, CH
    Lee, DH
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (06): : 2104 - 2107
  • [22] Ultrathin oxide for sub-0.25 mu m technology in silicon IC's: Impact of stacking & nitridation
    Roy, PK
    Ma, Y
    MICROELECTRONIC DEVICE TECHNOLOGY, 1997, 3212 : 61 - 71
  • [23] Flare impact on the intrafield CD control for sub-0.25μm patterning
    Luce, E
    Minghetti, B
    Schiavone, P
    Toublan, O
    Weill, A
    OPTICAL MICROLITHOGRAPHY XII, PTS 1 AND 2, 1999, 3679 : 368 - 381
  • [24] Dual salicide and self-aligned metal gate formation for sub-0.25μm CMOS technologies using CMP
    Weling, ML
    Lin, XW
    CHEMICAL MECHANICAL PLANARIZATION IN INTEGRATED CIRCUIT DEVICE MANUFACTURING, 1998, 98 (07): : 19 - 25
  • [25] A tertiary current distribution model for the pulse plating of copper into high aspect ratio sub-0.25 μm trenches
    Varadarajan, D
    Lee, CY
    Krishnamoorthy, A
    Duquette, DJ
    Gill, WN
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2000, 147 (09) : 3382 - 3392
  • [26] Application of an electrochemical copper metallization-planarization process to sub-0.25μ features
    Sun, JJ
    Taylor, EJ
    Inman, ME
    Leedy, KD
    Cortez, R
    INTERCONNECT AND CONTACT METALLIZATION FOR ULSI, 2000, 99 (31): : 152 - 161
  • [27] Fabrication of microstructures for studies of electromigration in sub-0.25 mu m metal interconnections
    Lee, KY
    Hu, CK
    Shaw, T
    Kuan, TS
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1995, 13 (06): : 2869 - 2874
  • [28] CD control using SiON BARL processing for sub-0.25 μm lithography
    Zhang, F
    de Beeck, MO
    Schaekers, M
    Ronse, K
    Conley, W
    Gopalan, P
    Gangala, H
    Dusa, M
    Bendik, J
    MICROELECTRONIC ENGINEERING, 1999, 46 (1-4) : 51 - 54
  • [29] Quantitative line edge roughness characterization for sub-0.25 μm DUV lithography
    Kant, A
    Talor, G
    Samarakone, N
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XIII, PTS 1 AND 2, 1999, 3677 : 35 - 42
  • [30] High current effects in silicide films for sub-0.25 μm VLSI technologies
    Banerjee, K
    Hu, CM
    Amerasekera, A
    Kittl, JA
    1998 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 36TH ANNUAL, 1998, : 284 - 292