Asynchronous ARM processor employing an adaptive pipeline architecture

被引:0
|
作者
Lee, Je-Hoon [1 ]
Lee, Seung-Sook [1 ]
Cho, Kyoung-Rok [1 ]
机构
[1] CCNS Lab, San12,Gaeshin Dong, Cheongju, Chungbuk, South Korea
关键词
asynchronous design; adaptive pipeline; processor;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presented an asynchronous ARM processor employing adaptive pipeline and enhanced control schemes. This adaptive pipeline employed stage-skipping and stage-combining. The stage-skipping removed the redundant stage operations, bubbles. The stage-combining was used to unify the neighboring stage when the next stage is idle. Each stage of our implementation had several different datapaths according to the kind of instruction. The instructions in the same pipeline stage could be executed in parallel when they need different datapaths. The outputs obtained from the different datapaths were merged before the WB stage, by the asynchronous reorder buffer. We designed an ARM processor using a 0.35-mu m CMOS standard cell library. In the simulation results, the processor showed approximately 2.8 times speed improvement than its asynchronous counterpart, AMULET3.
引用
收藏
页码:39 / +
页数:2
相关论文
共 50 条
  • [31] A VIDEO DIGITAL SIGNAL PROCESSOR WITH A VECTOR-PIPELINE ARCHITECTURE
    AONO, K
    TOYOKURA, M
    ARAKI, T
    OHTANI, A
    KODAMA, H
    OKAMOTO, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) : 1886 - 1894
  • [32] The Design of Reconfigurable Instruction Set Processor Based on ARM Architecture
    Yin, Jinyong
    Xu, Zhenpeng
    Fang, Xinmo
    Zhou, Xihao
    ADVANCED COMPUTER ARCHITECTURE, 2018, 908 : 66 - 78
  • [33] Architecture of a VLSI cellular processor array for synchronous/asynchronous image processing
    Lopich, Alexey
    Dudek, Piotr
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3618 - +
  • [34] Adaptive pipeline depth control for processor power-management
    Efthymiou, A
    Garside, JD
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 454 - 457
  • [35] FFT Processor IP Cores synthesis on the base of configurable pipeline architecture
    Melnyk, A
    Dunets, B
    EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2003, : 211 - 213
  • [36] A MULTIPLE FAULT-TOLERANT PROCESSOR NETWORK ARCHITECTURE FOR PIPELINE COMPUTING
    TYSZER, J
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (11) : 1414 - 1418
  • [37] System level asynchronous virtual pipeline on dynamically and partially reconfigurable architecture
    Li, M
    Wu, XB
    Zhao, ML
    Wang, H
    Li, P
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1967 - 1970
  • [38] Asynchronous processor survey
    Werner, T
    Akella, V
    COMPUTER, 1997, 30 (11) : 67 - +
  • [39] A 30 NS (600 MOPS) IMAGE-PROCESSOR WITH A RECONFIGURABLE PIPELINE ARCHITECTURE
    AONO, K
    TOYOKURA, M
    ARAKI, T
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 727 - 730
  • [40] Pixel-and-column pipeline architecture for FFT-based image processor
    Morikawa, M
    Katsumata, AT
    Kobayashi, K
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 687 - 690