Asynchronous ARM processor employing an adaptive pipeline architecture

被引:0
|
作者
Lee, Je-Hoon [1 ]
Lee, Seung-Sook [1 ]
Cho, Kyoung-Rok [1 ]
机构
[1] CCNS Lab, San12,Gaeshin Dong, Cheongju, Chungbuk, South Korea
关键词
asynchronous design; adaptive pipeline; processor;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presented an asynchronous ARM processor employing adaptive pipeline and enhanced control schemes. This adaptive pipeline employed stage-skipping and stage-combining. The stage-skipping removed the redundant stage operations, bubbles. The stage-combining was used to unify the neighboring stage when the next stage is idle. Each stage of our implementation had several different datapaths according to the kind of instruction. The instructions in the same pipeline stage could be executed in parallel when they need different datapaths. The outputs obtained from the different datapaths were merged before the WB stage, by the asynchronous reorder buffer. We designed an ARM processor using a 0.35-mu m CMOS standard cell library. In the simulation results, the processor showed approximately 2.8 times speed improvement than its asynchronous counterpart, AMULET3.
引用
收藏
页码:39 / +
页数:2
相关论文
共 50 条
  • [1] A low-power implementation of asynchronous 8051 employing adaptive pipeline structure
    Lee, Je-Hoon
    Kim, Young Hwan
    Cho, Kyoung-Rok
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (07) : 673 - 677
  • [2] THE COUNTERFLOW PIPELINE PROCESSOR ARCHITECTURE
    SPROULL, RF
    SUTHERLAND, IE
    MOLNAR, CE
    IEEE DESIGN & TEST OF COMPUTERS, 1994, 11 (03): : 48 - 59
  • [3] A Novel Architecture Scheme with Adaptive Pipeline Coupling Technique for DSP Processor Design
    Tang, Zheng
    Xie, Jing
    Mao, Zhigang
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [4] ELECTROOPTIC SYSTOLIC PROCESSOR WITH A PIPELINE ARCHITECTURE
    GOEDGEBUER, JP
    BUTTERLIN, N
    PORTE, H
    OPTICS LETTERS, 1995, 20 (16) : 1719 - 1721
  • [5] Asynchronous implementation of the SCPP-A counterflow pipeline processor
    Korver, WHFJ
    Nedelchev, IM
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1996, 143 (05): : 287 - 294
  • [6] High speed wavefront processor for adaptive optics system - pipeline multiple SIMD architecture
    Natl Univ of Defense Technology, Changsha, China
    Tien Tzu Hsueh Pao, 3 (100-102):
  • [7] VLSI ARCHITECTURE FOR PIPELINE FFT PROCESSOR.
    Takahashi, Yukio
    Sekine, Satoshi
    Systems and Computers in Japan, 1987, 18 (12): : 18 - 28
  • [8] A pipeline parallel architecture for a fuzzy inference processor
    Ascia, G
    Catania, V
    NINTH IEEE INTERNATIONAL CONFERENCE ON FUZZY SYSTEMS (FUZZ-IEEE 2000), VOLS 1 AND 2, 2000, : 257 - 262
  • [9] GALA approach in design of asynchronous control for Counterflow Pipeline Processor
    Varshavsky, V
    Marakhovsky, V
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 73 - 78
  • [10] Architecture of asynchronous cellular processor array for image skeletonization
    Lopich, A
    Dudek, P
    Proceedings of the 2005 European Conference on Circuit Theory and Design, Vol 3, 2005, : 81 - 84