The Design of Co-processor for the Image Processing Single Chip System

被引:5
|
作者
Wu Liming [1 ]
Liu Junxiu [1 ]
Luo Yuling [2 ]
机构
[1] Guangdong Univ Technol, Fac Informat Engn, Guangzhou 510006, Guangdong, Peoples R China
[2] Guangdong Univ Technol, Fac Automat, Guangzhou 510006, Guangdong, Peoples R China
关键词
embedded system; image processing; bitonic sort; parallel computing;
D O I
10.1109/ICCIT.2009.26
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The performance of a hardware/software architecture designed to perform a wide range of fast image processing tasks is evaluated and presented in this paper. The system architecture is based on Field Programmable Gate Array (FPGA) featuring soft-core processor MicroBlaze core processor and an external median filter co-processor using bitonic sort. The FPGA is based on a Xilinx Virtex-II Pro chip and is designed as a system on a programmable chip with the help of Embedded Design Kit. The system integrates the MicroBlaze, external and on chip memory, and median filter appropriate for the evaluation of the system performance. By using the median filter co-processor, the result shows that the process, speed can be accelerated more than 10X. And resources occupied are given.
引用
收藏
页码:943 / +
页数:2
相关论文
共 50 条
  • [41] Reconfigurable co-processor for software acceleration
    Electronic Product Design, 1997, 18 (11):
  • [42] Practical experiences with the SPARXIL co-processor
    Koch, A
    Golze, U
    THIRTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 394 - 398
  • [43] Application specific adaptive double buffer managed on chip SIMD co-processor architecture
    Kim, CG
    Kim, SD
    PDPTA'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS 1-4, 2003, : 1713 - 1719
  • [44] Design of 128-bit Complex Number Multipliers for Co-Processor
    Panda, Subodh Kumar
    Rekha, P.
    Bindu, S.
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (13): : 34 - 44
  • [45] Design and Implementation of High-speed Configurable ECC Co-processor
    He, Ze
    Chen, Xiaowen
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 734 - 737
  • [46] Magnonic active ring co-processor
    Balynsky, Mykhaylo
    Khivintsev, Yuri
    Kozhevnikov, Alexander
    Nikulin, Yuri
    Sakharov, Valentin
    Filimonov, Yuri
    Khitun, Alexander
    JOURNAL OF APPLIED PHYSICS, 2023, 133 (02)
  • [47] Design of a scan line image processor chip
    Chang, HM
    Ong, SW
    Lee, CH
    Sunwoo, MH
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A425 - A428
  • [48] Vector Processing Unit: A RISC-V based SIMD Co-processor for Embedded Processing
    Ali, Muhammad
    von Ameln, Matthias
    Goehringer, Diana
    2021 24TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2021), 2021, : 30 - 34
  • [49] A co-processor design to accelerate sequential monocular SLAM EKF process
    Idris, Mohd Yamani Idna
    Arof, Hamzah
    Noor, Noorzaily Mohamed
    Tamil, Emran Mohd
    Razak, Zaidi
    MEASUREMENT, 2012, 45 (08) : 2141 - 2152
  • [50] Design and implementation of crypto co-processor and its application to security systems
    Kim, H
    Lee, MK
    Kim, DK
    Chung, SK
    Chung, K
    COMPUTATIONAL INTELLIGENCE AND SECURITY, PT 2, PROCEEDINGS, 2005, 3802 : 1104 - 1109