A Software Controlled Hardware Acceleration Architecture for Image Processing Using an Embedded Development Board

被引:0
|
作者
Paz Valverde, Mauricio [1 ,2 ]
Gonzalez Gomez, Jeferson [1 ,2 ]
机构
[1] Costa Rica Inst Technol, Area Comp Engn, SEED Lab, Cartago, Costa Rica
[2] Costa Rica Inst Technol, Sch Elect Engn, Cartago, Costa Rica
关键词
FPGA; hardware acceleration; digital image processing;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Image processing is a computer technology that has been used in various applications such as biometric authentication, surveillance and social media. It is the process of obtaining information from an image by applying a kernel and performing a convolution. This paper presents an implementation of a image processing system accelerated on a FPGA and controlled from a software interface. Morphological filtering was accelerated using a column parallelization technique to achieve maximum throughput. The system was implemented on an Altera Cyclone IV FPGA and was benchmarked against a software implementation using an Intel N2000 processor. The hardware design achieved a efficiency of 12 times compared to software implementation when processing a 256x256 grayscale image.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] A hardware/software architecture for 3G baseband processing
    Subramanian, R
    Ostrowski, M
    ELECTRONIC ENGINEERING DESIGN, 2002, 74 (905): : 58 - 60
  • [42] Scalable hardware and software architecture for radar signal processing system
    Nalecz, M
    Kulpa, K
    Piatek, A
    Wojdolowicz, G
    RADAR 97, 1997, (449): : 720 - 724
  • [43] DSPACE hardware architecture for on-board real-time image/video processing in European space missions
    Saponara, Sergio
    Donati, Massimiliano
    Fanucci, Luca
    Odendahl, Maximilian
    Leupers, Reiner
    Errico, Walter
    REAL-TIME IMAGE AND VIDEO PROCESSING 2013, 2013, 8656
  • [44] A hardware/software reconfigurable architecture for adaptive wireless image communication
    Panigrahi, D
    Taylor, CN
    Dey, S
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 553 - 558
  • [45] Hardware controlled and software independent fault tolerant FPGA architecture
    Goel, Neeraj
    Paul, Kolin
    ADCOM 2007: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATIONS, 2007, : 497 - 502
  • [46] Enhancing image processing architecture using deep learning for embedded vision systems
    Udendhran, R.
    Balamurugan, M.
    Suresh, A.
    Varatharajan, R.
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 76
  • [47] On the Design of a Hardware-Software Architecture for Acceleration of SVM's Training Phase
    Bustio-Martinez, Lazaro
    Cumplido, Rene
    Hernandez-Palancar, Jose
    Feregrino-Uribe, Claudia
    ADVANCES IN PATTERN RECOGNITION, 2010, 6256 : 281 - +
  • [48] Multimode software radio system by parameter controlled and telecommunication component block embedded digital signal processing hardware
    Harada, H
    Kamio, Y
    Fujise, M
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2000, E83B (06) : 1217 - 1228
  • [49] Parallel Hardware Architecture for Medical Image Processing Using Xilinx-System-Generator
    Baali, Mehdi
    Bourbia, Nadjla
    Messaoudi, Kamel
    Bourennane, El-Bay
    PROGRAM OF THE 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND AUTOMATIC CONTROL, ICEEAC 2024, 2024,
  • [50] Choosing the Best Embedded Processing Platform for On-Board UAV Image Processing
    Hulens, Dries
    Verbeke, Jon
    Goedeme, Toon
    COMPUTER VISION, IMAGING AND COMPUTER GRAPHICS THEORY AND APPLICATIONS, 2016, 598 : 455 - 472