A Software Controlled Hardware Acceleration Architecture for Image Processing Using an Embedded Development Board

被引:0
|
作者
Paz Valverde, Mauricio [1 ,2 ]
Gonzalez Gomez, Jeferson [1 ,2 ]
机构
[1] Costa Rica Inst Technol, Area Comp Engn, SEED Lab, Cartago, Costa Rica
[2] Costa Rica Inst Technol, Sch Elect Engn, Cartago, Costa Rica
关键词
FPGA; hardware acceleration; digital image processing;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Image processing is a computer technology that has been used in various applications such as biometric authentication, surveillance and social media. It is the process of obtaining information from an image by applying a kernel and performing a convolution. This paper presents an implementation of a image processing system accelerated on a FPGA and controlled from a software interface. Morphological filtering was accelerated using a column parallelization technique to achieve maximum throughput. The system was implemented on an Altera Cyclone IV FPGA and was benchmarked against a software implementation using an Intel N2000 processor. The hardware design achieved a efficiency of 12 times compared to software implementation when processing a 256x256 grayscale image.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] HARDWARE AND SOFTWARE OF IMAGE PROCESSING - DIGITAL RADIOGRAPHY.
    Ishida, Masamitsu
    Kato, Hisatoyo
    Fuji Shashin Fuirumu kenkyu hokoku, 1986, (31): : 83 - 91
  • [32] Unifying hardware and software components for embedded system development
    Bunse, Christian
    Gross, Hans-Gerhard
    ARCHITECTING SYSTEMS WITH TRUSTWORTHY COMPONENTS, 2006, 3938 : 120 - 136
  • [33] Hardware Acceleration of Image and Video Processing on Xilinx Zynq Platform
    Babu, Praveenkumar
    Parthasarathy, Eswaran
    INTELLIGENT AUTOMATION AND SOFT COMPUTING, 2021, 30 (03): : 1063 - 1071
  • [34] Hardware and Software Architecture for Embedded Distributed Control System Using Adaptive Hybrid Communication Channel
    Chavan, Pramod U.
    Murugan, M.
    Chavan, Pratibha P.
    ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES, 2016, 452 : 513 - 520
  • [35] Heterogeneous Hardware Accelerator Architecture for Streaming Image Processing
    Cuong Pham-Quoc
    Al-Ars, Zaid
    Bertels, Koen
    2013 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2013, : 374 - 379
  • [36] Acceleration of Fractal Image Compression Using the Hardware-Software Co-Design Methodology
    Alvarado Nava, Oscar
    Diaz Perez, Arturo
    2009 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS, 2009, : 167 - +
  • [37] AN EFFICIENT ARCHITECTURE FOR HARDWARE IMPLEMENTATIONS OF IMAGE PROCESSING ALGORITHMS
    Khalvati, Farzad
    Tizhoosh, Hamid R.
    2009 IEEE SYMPOSIUM ON COMPUTATIONAL INTELLIGENCE FOR IMAGE PROCESSING, 2009, : 20 - 26
  • [38] A new software/hardware architecture for real time image processing of wide area airborne camera images
    Thomas, Ulrike
    Rosenbaum, Dominik
    Kurz, Franz
    Suri, Sahil
    Reinartz, Peter
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2009, 4 (03) : 229 - 244
  • [39] A new software/hardware architecture for real time image processing of wide area airborne camera images
    Ulrike Thomas
    Dominik Rosenbaum
    Franz Kurz
    Sahil Suri
    Peter Reinartz
    Journal of Real-Time Image Processing, 2009, 4
  • [40] A hardware/software architecture for 3G baseband processing
    Subramanian, Ravi
    Ostrowski, Marc
    Electronic Engineering (London), 2002, 74 (905): : 58 - 60