A Software Controlled Hardware Acceleration Architecture for Image Processing Using an Embedded Development Board

被引:0
|
作者
Paz Valverde, Mauricio [1 ,2 ]
Gonzalez Gomez, Jeferson [1 ,2 ]
机构
[1] Costa Rica Inst Technol, Area Comp Engn, SEED Lab, Cartago, Costa Rica
[2] Costa Rica Inst Technol, Sch Elect Engn, Cartago, Costa Rica
关键词
FPGA; hardware acceleration; digital image processing;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Image processing is a computer technology that has been used in various applications such as biometric authentication, surveillance and social media. It is the process of obtaining information from an image by applying a kernel and performing a convolution. This paper presents an implementation of a image processing system accelerated on a FPGA and controlled from a software interface. Morphological filtering was accelerated using a column parallelization technique to achieve maximum throughput. The system was implemented on an Altera Cyclone IV FPGA and was benchmarked against a software implementation using an Intel N2000 processor. The hardware design achieved a efficiency of 12 times compared to software implementation when processing a 256x256 grayscale image.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] The Good, the Bad and the Ugly: Practices and Perspectives on Hardware Acceleration for Embedded Image Processing
    Fryer, Joshua
    Garcia, Paulo
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2023, 95 (10): : 1181 - 1201
  • [2] The Good, the Bad and the Ugly: Practices and Perspectives on Hardware Acceleration for Embedded Image Processing
    Joshua Fryer
    Paulo Garcia
    Journal of Signal Processing Systems, 2023, 95 : 1181 - 1201
  • [3] A practical hardware architecture to support software acceleration
    Edwards, M
    Forrest, J
    MICROPROCESSORS AND MICROSYSTEMS, 1996, 20 (03) : 167 - 174
  • [4] Architecture of an Integrated Software-Hardware System for Accelerated Image Processing
    Cyganek, Boguslaw
    COMPUTER VISION AND GRAPHICS, 2009, 5337 : 1 - 13
  • [5] Hardware-Software Codesign for Embedded Numerical Acceleration
    Sredojevic, Ranko
    Wright, Andrew
    Stojanovic, Vladimir
    2013 IEEE 21ST ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2013, : 169 - 172
  • [6] Acceleration of Image Stitching Using Embedded Graphics Processing Unit
    Abughalieh, Karam
    Bataineh, Omar
    Alawneh, Shadi
    2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY (EIT), 2018, : 35 - 39
  • [7] Hardware/software codesign for embedded signal processing
    Hwang, YT
    Hwang, JS
    Wang, YH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1013 - 1016
  • [8] Energy Efficient Architecture Using Hardware Acceleration for Software Defined Radio Components
    Liu, Chen
    Granados, Omar
    Duarte, Rolando
    Andrian, Jean
    JOURNAL OF INFORMATION PROCESSING SYSTEMS, 2012, 8 (01): : 133 - 144
  • [9] Hardware Architecture for Advanced Image Processing
    Grabowski, Kamil
    Napieralski, Andrzej
    2010 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD (NSS/MIC), 2010, : 3626 - 3633
  • [10] A Hardware/Software Codesign for Image Processing in a Processor Based Embedded System for Vehicle Detection
    Moon, Hosun
    Moon, Sunghwan
    Seo, Youngbin
    Kim, Yongdeak
    JOURNAL OF INFORMATION PROCESSING SYSTEMS, 2005, 1 (01): : 27 - 31