Design of a low power architecture for CABAC encoder in H.264

被引:0
|
作者
Kuo, Chien-Chung [1 ]
Lei, Sheau-Fang [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, 1 Univ Rd, Tainan 701, Taiwan
关键词
CABAC; variable length tag cache memory;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a low power architecture for the implementation of context based adaptive binary arithmetic coding (CABAC) system in H.264. CABAC needs to have the accurate probability estimations for most probable symbol (MIPS) to enhance higher compression ratio. This data compression efficiency can be implicitly achieved by iteratively updating probability models stored in the embedded memory for hardware design. Therefore the design of the memory hierarchy and the suitable architecture is an important issue so that the power consumption can be kept low caused by memory accesses for iteratively executing arithmetic coding operations. To address the low power consideration for designing a CABAC encoder, we propose the architecture by using variable length tag cache memory scheme and pipeline structure. The simulation results show that our proposed architecture can achieve 50% power consumption saving, and throughput can be higher than 200Mbps.
引用
收藏
页码:243 / +
页数:2
相关论文
共 50 条
  • [31] Hardware Architecture for Real Time H.264 CABAC Decoding for HDTV Applications
    Johar, Sumit
    Sachdeva, Ravin
    Alfonso, Daniele
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 403 - 404
  • [32] A Hardware Architecture of CABAC Encoding and Decoding with Dynamic Pipeline for H.264/AVC
    Lingfeng Li
    Yang Song
    Shen Li
    Takeshi Ikenaga
    Satoshi Goto
    Journal of Signal Processing Systems, 2008, 50 : 81 - 95
  • [33] High-throughput architecture for H.264/AVC CABAC compression system
    Osorio, Roberto R.
    Bruguera, Javier D.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2006, 16 (11) : 1376 - 1384
  • [34] Low Power Architecture Design and Hardware Implementations of Deblocking Filter in H.264/AVC
    Chung, Hua-Chang
    Chen, Zong-Yi
    Chang, Pao-Chi
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2011, 57 (02) : 713 - 719
  • [35] Low power design of H.264 CAVLC decoder
    Lin, Heng-Yao
    Lu, Ying-Hong
    Liu, Bin-Da
    Yang, Jar-Ferr
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2689 - +
  • [36] Algorithm and Architecture Design of Power-Oriented H.264/AVC Baseline Profile Encoder for Portable Devices
    Chen, Yu-Han
    Chen, Tung-Chien
    Tsai, Chuan-Yung
    Tsai, Sung-Fang
    Chen, Liang-Gee
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2009, 19 (08) : 1118 - 1128
  • [37] A hardware architecture of CABAC encoding and decoding with dynamic pipeline for H.264/AVC
    Li, Lingfeng
    Song, Yang
    Li, Shen
    Ikenaga, Takeshi
    Goto, Satoshi
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 50 (01): : 81 - 95
  • [38] A high-performance VLSI architecture for CABAC decoding in H.264/AVC
    Li Bingbo
    Zhang Ding
    Fang Jian
    Wang Lianghao
    Zhang Ming
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 790 - 793
  • [40] Multicast FullHD H.264 Intra Video Encoder Architecture
    Khan, Muhammad Usman Karim
    Shafique, Muhammad
    Bauer, Lars
    Henkel, Joerg
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (12) : 2049 - 2053