High-speed adder design using time borrowing and early carry propagation

被引:3
|
作者
Jung, G [1 ]
Sobelman, GE [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
10.1109/ASIC.2000.880673
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel application of skew-tolerant domino circuit design by combining the effects of time borrowing and early carry propagation in a 64-bit adder. Skew-tolerant circuit design softens the clock edges and allows time borrowing from one stage of logic to the next in a pipeline. Early carry propagation also softens clock edges by allowing useful work to be done during the precharge phase. In this paper, these two effects are used simultaneously, resulting in a significant reduction in latency. Simulation results show that up to a 42% decrease in delay can be achieved over a traditional two-phase clocking design when both techniques are combined in the same circuit.
引用
收藏
页码:43 / 47
页数:5
相关论文
共 50 条
  • [41] An energy and area efficient yet high-speed square-root carry select adder structure
    Bahadori, Milad
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    COMPUTERS & ELECTRICAL ENGINEERING, 2017, 58 : 101 - 112
  • [42] Redundancy Reduction for High-Speed FIR Filter Architectures Based on Carry-Save Adder Trees
    Blad, Anton
    Gustafsson, Oscar
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 181 - 184
  • [43] Hardware Optimization for Belief Propagation Polar Code Decoder with Early Stopping Criteria Using High-Speed Parallel-Prefix Ling Adder
    Simsek, Cemaleddin
    Turk, Kadir
    2017 40TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2017, : 182 - 185
  • [44] Design and Implementation of a Power and Speed Efficient Carry Select Adder on FPGA
    Chawla, Simarpreet Singh
    Aggarwal, Swapnil
    Goel, Nidhi
    Bhatia, Mantek Singh
    PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 571 - 576
  • [45] Design and Analysis of High-Speed Parallel Prefix Adder for Digital Circuit Design Applications
    Thakur, Garima
    Sohal, Harsh
    Jain, Shruti
    2020 INTERNATIONAL CONFERENCE ON COMPUTATIONAL PERFORMANCE EVALUATION (COMPE-2020), 2020, : 95 - 100
  • [46] Design of Ripple Carry Adder Using GDI Logic
    Mohan, Shoba
    Rangaswamy, Nakkeeran
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SOFT COMPUTING SYSTEMS, ICSCS 2015, VOL 1, 2016, 397 : 529 - 535
  • [47] HIGH-SPEED FULL-ADDER CIRCUIT
    FURLAN, J
    ELECTRONIC ENGINEERING, 1979, 51 (627): : 21 - 21
  • [48] DIRECT-COUPLED HIGH-SPEED ADDER BY USING JOSEPHSON JUNCTION
    MORISUE, M
    MATSUO, H
    KURAMOCHI, K
    SHAIKH, ZH
    CRYOGENICS, 1982, 22 (09) : 461 - 465
  • [49] Direct Alignment algorithm for high-speed floating-point adder design
    Wang, HX
    Han, CD
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2003, : 272 - 275
  • [50] Design of High-speed Power efficient full adder with Body-biasing
    Kumar, Amit
    Srivastava, Pankaj
    Pattanaik, Manisha
    2015 GLOBAL CONFERENCE ON COMMUNICATION TECHNOLOGIES (GCCT), 2015, : 655 - 660