High-speed adder design using time borrowing and early carry propagation

被引:3
|
作者
Jung, G [1 ]
Sobelman, GE [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
10.1109/ASIC.2000.880673
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel application of skew-tolerant domino circuit design by combining the effects of time borrowing and early carry propagation in a 64-bit adder. Skew-tolerant circuit design softens the clock edges and allows time borrowing from one stage of logic to the next in a pipeline. Early carry propagation also softens clock edges by allowing useful work to be done during the precharge phase. In this paper, these two effects are used simultaneously, resulting in a significant reduction in latency. Simulation results show that up to a 42% decrease in delay can be achieved over a traditional two-phase clocking design when both techniques are combined in the same circuit.
引用
收藏
页码:43 / 47
页数:5
相关论文
共 50 条
  • [31] Design of Carry Select Adder for Low-Power and High Speed VLSI Applications
    Naik, M. Vinod Kumar
    Aneesh, Mohammed Y.
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [32] High-speed 32-bit tree-structured carry lookahead adder using modified ANT logic
    National ASIC Systems Engineering Technology Research Center, Southeast Univ., Nanjing 210096, China
    Dianzi Qijian, 2006, 2 (553-556+560):
  • [33] Design and implementation of low power and high speed multiplier using quaternary carry look-ahead adder
    Muralidharan, V
    Kumar, N. Sathish
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 75
  • [34] Design of high speed multiplier using Modified Booth Algorithm with hybrid carry look-ahead adder
    Balakumaran, R.
    Prabhu, E.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [35] A HIGH-SPEED MULTIPLIER USING A REDUNDANT BINARY ADDER TREE
    HARATA, Y
    NAKAMURA, Y
    NAGASE, H
    TAKIGAWA, M
    TAKAGI, N
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (01) : 28 - 34
  • [36] A Fast (7, 3)-adder Circuit for High-speed Multiplier Design
    Yoon M.
    IEIE Transactions on Smart Processing and Computing, 2022, 11 (04): : 298 - 303
  • [37] Design of energy-efficient and high-speed hybrid decimal adder
    Mashayekhi, Negin
    Jaberipur, Ghassem
    Reshadinezhad, Mohammad Reza
    Moghimi, Shekoofeh
    JOURNAL OF SUPERCOMPUTING, 2025, 81 (03):
  • [38] A CNFET full adder cell design for high-speed arithmetic units
    Mohammadi Ghanatghestani, Mokhtar
    Ghavami, Behnam
    Salehpour, Honeya
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2017, 25 (03) : 2399 - 2409
  • [39] Time borrowing in high-speed functional units using skew-tolerant domino circuits
    Jung, G
    Perepelitsa, V
    Sobelman, GE
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 641 - 644
  • [40] OPTIMIZING VLSI ARCHITECTURE WITH CARRY LOOK AHEAD TECHNOLOGY BASED HIGH-SPEED INEXACT SPECULATIVE ADDER
    Pragadeswaran, S.
    Vasanthi, M.
    Boopathy, E. Veera
    Suthakaran, S.
    Madhumitha, S.
    Ragupathi, N.
    Nikesh, R.
    Devi, R. Preethika
    ARCHIVES FOR TECHNICAL SCIENCES, 2024, (31): : 220 - 229