High-speed adder design using time borrowing and early carry propagation

被引:3
|
作者
Jung, G [1 ]
Sobelman, GE [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
10.1109/ASIC.2000.880673
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel application of skew-tolerant domino circuit design by combining the effects of time borrowing and early carry propagation in a 64-bit adder. Skew-tolerant circuit design softens the clock edges and allows time borrowing from one stage of logic to the next in a pipeline. Early carry propagation also softens clock edges by allowing useful work to be done during the precharge phase. In this paper, these two effects are used simultaneously, resulting in a significant reduction in latency. Simulation results show that up to a 42% decrease in delay can be achieved over a traditional two-phase clocking design when both techniques are combined in the same circuit.
引用
收藏
页码:43 / 47
页数:5
相关论文
共 50 条
  • [21] Design of FIR Filter Using Low-Power and High-Speed Carry Select Adder for Low-Power DSP Applications
    Swetha, Siliveri
    Reddy, N. Siva Sankara
    IETE JOURNAL OF RESEARCH, 2024, 70 (04) : 4083 - 4096
  • [22] High-Speed Hybrid Multiplier Design Using a Hybrid Adder with FPGA Implementation
    Thamizharasan, V.
    Kasthuri, N.
    IETE JOURNAL OF RESEARCH, 2023, 69 (05) : 2301 - 2309
  • [23] High-speed and energy-efficient asynchronous carry look-ahead adder
    Balasubramanian, Padmanabhan
    Liu, Weichen
    PLOS ONE, 2023, 18 (10):
  • [24] HIGH-SPEED BINARY ADDER
    LING, H
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1981, 25 (2-3) : 156 - 166
  • [25] A high speed and energy efficient full adder design using complementary & level restoring carry logic
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    Ho, Cheng-Che
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2705 - 2708
  • [26] High-speed hybrid parallel-prefix carry-select adder using Ling's algorithm
    Lakshmanan
    Meaamar, Ali
    Othman, Masuri
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 598 - +
  • [27] Design of Low-Complexity and High-Speed Coplanar Four-Bit Ripple Carry Adder in QCA Technology
    Balali, Moslem
    Rezai, Abdalhossein
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2018, 57 (07) : 1948 - 1960
  • [28] Design of Low-Complexity and High-Speed Coplanar Four-Bit Ripple Carry Adder in QCA Technology
    Moslem Balali
    Abdalhossein Rezai
    International Journal of Theoretical Physics, 2018, 57 : 1948 - 1960
  • [29] A BICMOS DYNAMIC CARRY LOOKAHEAD ADDER CIRCUIT FOR VLSI IMPLEMENTATION OF HIGH-SPEED ARITHMETIC UNIT
    KUO, JB
    LIAO, HJ
    CHEN, HP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (03) : 375 - 378
  • [30] GUNN-EFFECT HIGH-SPEED CARRY FINDING DEVICE FOR 8 BIT BINARY ADDER
    HASHIZUME, N
    KATAOKA, S
    TOMIZAWA, K
    ELECTRONICS LETTERS, 1977, 13 (21) : 637 - 638