High-speed adder design using time borrowing and early carry propagation

被引:3
|
作者
Jung, G [1 ]
Sobelman, GE [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
10.1109/ASIC.2000.880673
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel application of skew-tolerant domino circuit design by combining the effects of time borrowing and early carry propagation in a 64-bit adder. Skew-tolerant circuit design softens the clock edges and allows time borrowing from one stage of logic to the next in a pipeline. Early carry propagation also softens clock edges by allowing useful work to be done during the precharge phase. In this paper, these two effects are used simultaneously, resulting in a significant reduction in latency. Simulation results show that up to a 42% decrease in delay can be achieved over a traditional two-phase clocking design when both techniques are combined in the same circuit.
引用
收藏
页码:43 / 47
页数:5
相关论文
共 50 条
  • [1] Design of High Speed Carry Save Adder using Carry Lookahead Adder
    Javali, Ravikumar A.
    Nayak, Ramanath J.
    Mhetar, Ashish M.
    Lakkannavar, Manjunath C.
    2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 33 - 36
  • [2] Design of High Speed Carry Select Adder Using Brent Kung Adder
    Potdukhe, Pappu P.
    Jaiswal, Vishal D.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 652 - 655
  • [3] Design of High Speed Carry Select Adder using Modified Parallel Prefix Adder
    Hebbar, Abhishek R.
    Srivastava, Piyush
    Joshi, Vinod Kumar
    8TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATIONS (ICACC-2018), 2018, 143 : 317 - 324
  • [4] Design of high speed hybrid carry select adder
    Parmar, Shivani
    Singh, Kirat Pal
    PROCEEDINGS OF THE 2013 3RD IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2013, : 1656 - 1663
  • [5] Design of Low Power and High Speed Carry Select Adder Using Brent Kung Adder
    Saxena, Pallavi
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [6] A SIMPLE AND HIGH-SPEED CMOS CARRY CHAIN ADDER ARCHITECTURE
    GUAN, Z
    ALMAINI, AEA
    THOMSON, P
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1993, 75 (04) : 743 - 752
  • [7] HIGH-SPEED COUNTER REQUIRING NO CARRY PROPAGATION
    CARROLL, WN
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1960, 4 (04) : 423 - 425
  • [8] Design and Implementation of High-Speed Carry Look-Ahead Decimal Adder (CLDA) Using CMOS Technology
    Al Share, Abdelsalam
    Al-Khaleel, Osama
    Zghoul, Fadi Nessir
    Al-Khaleel, Mohammad
    Papachristou, Chris
    IEEE ACCESS, 2025, 13 : 29361 - 29374
  • [9] Design of Low Power and High Speed Ripple Carry Adder
    Archana, S.
    Durga, G.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [10] High-speed self-timed carry-skip adder
    Amin, A.
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2006, 153 (06): : 574 - 582