Analysis of jitter due to power-supply noise in phase-locked loops

被引:29
|
作者
Heydari, P [1 ]
Pedram, M [1 ]
机构
[1] Univ So Calif, Dept EE Syst, Los Angeles, CA 90089 USA
关键词
D O I
10.1109/CICC.2000.852704
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Phase-locked loops (PLL) in RF and mixed signal VLSI circuits experience supply noise which translates to a timing jitter. In this paper an analysis of the timing jitter due to the noise on the power supply rails is presented. Stochastic models of the power supply noise in VLSI circuits for different values of on-chip decoupling capacitances are presented first. This is followed by calculation of the phase noise of the voltage-controlled oscillator (VCO) in terms of the statistical properties of supply noise. Finally the timing jitter of PLL is predicted in response to the VCO phase noise. A PLL circuit has been designed in 0.35 mu CMOS process, and our mathematical model was applied to determine the timing jitter. Experimental results prove the accuracy of the predicted model.
引用
收藏
页码:443 / 446
页数:4
相关论文
共 50 条
  • [21] Phase-jitter dynamics of digital phase-locked loops: Part II
    Teplinsky, A
    Feely, O
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2000, 47 (04): : 458 - 473
  • [22] Phase-locked loops
    Bateman, C
    ELECTRONICS WORLD, 2000, 106 (1769): : 392 - 395
  • [23] Low-cost jitter measurement technique for phase-locked loops
    Voorakaranam, R
    Chatterjee, A
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 956 - 959
  • [24] PHASE-LOCKED LOOPS
    GUPTA, SC
    PROCEEDINGS OF THE IEEE, 1975, 63 (02) : 291 - 306
  • [25] Methodology for on-chip adaptive jitter minimization in phase-locked loops
    Mansuri, M
    Hadiashar, A
    Yang, CKK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (11) : 870 - 878
  • [26] Modeling simultaneous switching noise-induced jitter for system-on-chip phase-locked loops
    Chan, Henry H. Y.
    Zilic, Zeljko
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 430 - +
  • [27] Analysis and Design of Low-Jitter Digital Bang-Bang Phase-Locked Loops
    Marucci, Giovanni
    Levantino, Salvatore
    Maffezzoni, Paolo
    Samori, Carlo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (01) : 26 - 36
  • [28] Analyzing the effect of the phase-jitter in the operation of second order phase-locked loops
    Piqueira, JRC
    Takada, EY
    Monteiro, LHA
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (06) : 331 - 335
  • [29] Frequency-domain behavioural noise analysis of analogue phase-locked loops
    Abtahi, Seyed Ahmad
    Jahanbakht, Sajad
    IET MICROWAVES ANTENNAS & PROPAGATION, 2020, 14 (14) : 1909 - 1917
  • [30] Phase-jitter dynamics of second-order digital phase-locked loops
    Rogers, A
    Teplinsky, A
    Feely, O
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : B350 - B353