Analysis of jitter due to power-supply noise in phase-locked loops

被引:29
|
作者
Heydari, P [1 ]
Pedram, M [1 ]
机构
[1] Univ So Calif, Dept EE Syst, Los Angeles, CA 90089 USA
关键词
D O I
10.1109/CICC.2000.852704
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Phase-locked loops (PLL) in RF and mixed signal VLSI circuits experience supply noise which translates to a timing jitter. In this paper an analysis of the timing jitter due to the noise on the power supply rails is presented. Stochastic models of the power supply noise in VLSI circuits for different values of on-chip decoupling capacitances are presented first. This is followed by calculation of the phase noise of the voltage-controlled oscillator (VCO) in terms of the statistical properties of supply noise. Finally the timing jitter of PLL is predicted in response to the VCO phase noise. A PLL circuit has been designed in 0.35 mu CMOS process, and our mathematical model was applied to determine the timing jitter. Experimental results prove the accuracy of the predicted model.
引用
收藏
页码:443 / 446
页数:4
相关论文
共 50 条
  • [41] CHAOS IN PHASE-LOCKED LOOPS
    CHOU, JH
    CHU, YH
    CHANG, S
    ELECTRONICS LETTERS, 1991, 27 (09) : 750 - 751
  • [42] Digital Phase-Locked Loops
    Levantino, Salvatore
    2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,
  • [43] DIGITAL PHASE-LOCKED LOOPS
    不详
    HEWLETT-PACKARD JOURNAL, 1987, 38 (10): : 15 - 15
  • [44] THE DYNAMICS OF PHASE-LOCKED LOOPS
    PONZO, PJ
    WAX, N
    JOURNAL OF THE FRANKLIN INSTITUTE-ENGINEERING AND APPLIED MATHEMATICS, 1991, 328 (2-3): : 179 - 188
  • [45] Analysis of ADPLL jitter due to power supply noise with deterministic frequency
    Wu, X. (xiulong@seu.edu.cn), 1600, Binary Information Press, P.O. Box 162, Bethel, CT 06801-0162, United States (09):
  • [46] Analysis of timing jitter in ring oscillators due to power supply noise
    Pialis, T
    Phang, K
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 685 - 688
  • [47] Analysis of Jitter in CMOS Ring Oscillators due to Power Supply Noise
    Deng, Xiaoying
    Chen, Xin
    Yang, Jun
    Wu, Jianhui
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (07) : 973 - 975
  • [48] Analysis of linear Phase-Locked Loops in Grid-Connected Power Converters
    Steinkohl, Joachim
    Wang, Xiongfei
    Davari, Pooya
    Blaabjerg, Frede
    2019 21ST EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE '19 ECCE EUROPE), 2019,
  • [49] A new hybrid phase detector for reduced lock time and timing jitter of phase-locked loops
    Jiwang Li
    Fei Yuan
    Analog Integrated Circuits and Signal Processing, 2008, 56 : 233 - 240
  • [50] A new hybrid phase detector for reduced lock time and timing jitter of phase-locked loops
    Li, Jiwang
    Yuan, Fei
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 56 (03) : 233 - 240