Fabrication of High-Mobility Si0.7Ge0.3 Channel FinFET for Optimization of Device Electrical Performance

被引:2
|
作者
Li, Yan [1 ]
Cheng, Xiaohong [2 ]
Zhao, Fei [2 ]
Zhong, Zhaoyang [1 ]
Liu, Haoyan [2 ]
Zan, Ying [2 ]
Li, Tianshuo [1 ]
Li, Yongliang [2 ]
机构
[1] Beijing Informat Sci & Technol Univ, Sch Appl Sci, Beijing 100192, Peoples R China
[2] Chinese Acad Sci, Integrated Circuit Adv Proc Ctr, Inst Microelect, Beijing 100029, Peoples R China
关键词
D O I
10.1149/2162-8777/ac0f12
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The fabrication process and electrical performance optimization of a high-mobility Si0.7Ge0.3 channel FinFET device were systematically explored. A high-quality of Si0.7Ge0.3 fin formation on Si substrates with shallow trench isolation-last (STI-last) scheme was first realized by a direct fin patterning and low-temperature STI annealing just after a blanket Si0.7Ge0.3 film growth on Si substrate. To solve the process compatibility issue of the Si0.7Ge0.3 fin, a new spacer etching process with CH3F/CF4-based plasma was developed because the existing spacer etching process is only appropriate for the Si fin and causes serious loss of the Si0.7Ge0.3 fin due to its low selectivity. Moreover, rapid thermal annealing at 850 degrees C for 30 s was chosen as the optimal source/drain (dopant activation process to maintain the thermal stability of the Si0.7Ge0.3 fin. In-situ O-3 passivation, Al2O3/HfO2 bi-layer gate dielectric, and an extra ground-plane doping implantation were identified as key factors for improving the electrical performance of the Si0.7Ge0.3 channel FinFET device. Finally, a Si0.7Ge0.3 channel FinFET device with a subthrehold swing of 87 mV dec(-1) and an I-on/I-off ratio of 4e(5) was fabricated successfully using the proposed processes.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Strain and mosaic structure in Si0.7Ge0.3 epilayers grown on Si (001) substrates characterized by high resolution X-ray diffraction
    Li, JH
    Moss, SC
    THIN FILMS-STRESSES AND MECHANICAL PROPERTIES VIII, 2000, 594 : 187 - 192
  • [33] Low Temperature Characterization of Hole Mobility in Sub-14nm Gate Length Si0.7Ge0.3 Tri-Gate pMOSFETs
    Lavieville, R.
    Le Royer, C.
    Barraud, S.
    Ghibaudo, G.
    12TH INTERNATIONAL WORKSHOP ON LOW TEMPERATURE ELECTRONICS, 2017, 834
  • [34] Epi Defined (ED) FinFET: An alternate device architecture for high mobility Ge channel integration in PMOSFET
    Mittal, S.
    Gupta, S.
    Nainani, A.
    Abraham, M. C.
    Schuegraf, K.
    Lodha, S.
    Ganguly, U.
    PROCEEDINGS OF THE 2013 IEEE 5TH INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC), 2013, : 367 - 370
  • [35] Controlling transient enhanced diffusion effects in high-frequency Si0.7Ge0.3 heterojunction bipolar transistors with implanted emitters
    Nanver, LK
    Visser, CCG
    van den Bogaard, A
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1998, 16 (03): : 1533 - 1537
  • [36] High spatial density nanocrystal formation using thin layer of amorphous Si0.7Ge0.3 deposited on SiO2
    Yoon, TS
    Kwon, JY
    Lee, DH
    Kim, KB
    Min, SH
    Chae, DH
    Kim, DH
    Lee, JD
    Park, BG
    Lee, HJ
    JOURNAL OF APPLIED PHYSICS, 2000, 87 (05) : 2449 - 2453
  • [37] Performance and Reliability of High-Mobility Si0.55Ge0.45 p-Channel FinFETs based on Epitaxial Cladding of Si Fins
    Mertens, H.
    Ritzenthaler, R.
    Hikavyy, A.
    Franco, J.
    Lee, J. W.
    Brunco, D. P.
    Eneman, G.
    Witters, L.
    Mitard, J.
    Kubicek, S.
    Devriendt, K.
    Tsvetanova, D.
    Milenin, A. P.
    Vrancken, C.
    Geypen, J.
    Bender, H.
    Groeseneken, G.
    Vandervorst, W.
    Barla, K.
    Collaert, N.
    Horiguchi, N.
    Thean, A. V-Y
    2014 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI-TECHNOLOGY): DIGEST OF TECHNICAL PAPERS, 2014,
  • [38] Effects of High-Pressure H2 and D2 Post-Metallization Annealing on the Electrical Properties of HfO2/Si0.7Ge0.3
    Kim, Jinyong
    Choi, Seongheum
    Nguyen, An Hoang-Thuy
    Lee, Woohui
    Choi, Rino
    Kim, Hyoungsub
    PHYSICA STATUS SOLIDI-RAPID RESEARCH LETTERS, 2023, 17 (04):
  • [39] La2O3/Si0.3Ge0.7 p-MOSFETs with high hole mobility and good device characteristics
    Huang, CH
    Chen, SB
    Chin, A
    IEEE ELECTRON DEVICE LETTERS, 2002, 23 (12) : 710 - 712
  • [40] High-Mobility In0.23Ga0.77As Channel MOSFETs Grown on Ge/Si Virtual Substrate by MOCVD
    Kong, Xiangting
    Zhou, Xuliang
    Li, Shiyan
    Chang, Hudong
    Liu, Honggang
    Wang, Jing
    Liang, Renrong
    Wang, Wei
    Pan, Jiaoqing
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (05) : 1456 - 1459