Fabrication of High-Mobility Si0.7Ge0.3 Channel FinFET for Optimization of Device Electrical Performance

被引:2
|
作者
Li, Yan [1 ]
Cheng, Xiaohong [2 ]
Zhao, Fei [2 ]
Zhong, Zhaoyang [1 ]
Liu, Haoyan [2 ]
Zan, Ying [2 ]
Li, Tianshuo [1 ]
Li, Yongliang [2 ]
机构
[1] Beijing Informat Sci & Technol Univ, Sch Appl Sci, Beijing 100192, Peoples R China
[2] Chinese Acad Sci, Integrated Circuit Adv Proc Ctr, Inst Microelect, Beijing 100029, Peoples R China
关键词
D O I
10.1149/2162-8777/ac0f12
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The fabrication process and electrical performance optimization of a high-mobility Si0.7Ge0.3 channel FinFET device were systematically explored. A high-quality of Si0.7Ge0.3 fin formation on Si substrates with shallow trench isolation-last (STI-last) scheme was first realized by a direct fin patterning and low-temperature STI annealing just after a blanket Si0.7Ge0.3 film growth on Si substrate. To solve the process compatibility issue of the Si0.7Ge0.3 fin, a new spacer etching process with CH3F/CF4-based plasma was developed because the existing spacer etching process is only appropriate for the Si fin and causes serious loss of the Si0.7Ge0.3 fin due to its low selectivity. Moreover, rapid thermal annealing at 850 degrees C for 30 s was chosen as the optimal source/drain (dopant activation process to maintain the thermal stability of the Si0.7Ge0.3 fin. In-situ O-3 passivation, Al2O3/HfO2 bi-layer gate dielectric, and an extra ground-plane doping implantation were identified as key factors for improving the electrical performance of the Si0.7Ge0.3 channel FinFET device. Finally, a Si0.7Ge0.3 channel FinFET device with a subthrehold swing of 87 mV dec(-1) and an I-on/I-off ratio of 4e(5) was fabricated successfully using the proposed processes.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] High-Performance In0.7Ga0.3As-Channel MOSFETs With High-κ Gate Dielectrics and α-Si Passivation
    Sun, Yanning
    Kiewra, Edward W.
    de Souza, Joel P.
    Bucchignano, James J.
    Fogel, Keith E.
    Sadana, Devendra K.
    Shahidi, Ghavam G.
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (01) : 5 - 7
  • [42] Si0.5Ge0.5 Channel FinFET Preparation on an In Situ Doped SiGe SRB and Its Electrical Characteristics Optimization
    Chen, Anlan
    Li, Yongliang
    Jia, Xiaofeng
    Cheng, Xiaohong
    Wang, Wenwu
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (03)
  • [43] Low-frequency noise in Si0.7Ge0.3 surface channel pMOSFETs with ALD HfO2/Al2O3 gate dielectrics
    von Haartman, M
    Wu, D
    Malm, BG
    Hellström, PE
    Zhang, SL
    Östling, M
    SOLID-STATE ELECTRONICS, 2004, 48 (12) : 2271 - 2275
  • [44] Impact of T-Shape Drain Doping Engineering on the Analog/RF and High-Frequency Noise Parameters of Junctionless Si/ Si0.7Ge0.3 FET: A Numerical Simulation Study
    Ejlali, Rayhaneh
    Vadizadeh, Mahdi
    Haji-Nasiri, Saeed
    Kashaniniya, Alireza
    Dana, Arash
    SILICON, 2024, 16 (18) : 6465 - 6478
  • [45] Strained-Si n-MOS surface-channel and buried Si0.7Ge0.3 compressively- strained p-MOS fabricated in a 0.25 μm heterostructure CMOS process
    Paul, DJ
    Temple, M
    Olsen, SH
    ONeill, AG
    Tang, YT
    Waite, AM
    Cerrina, C
    Evans, AGR
    Li, X
    Zhang, J
    Norris, DJ
    Cullis, AG
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2005, 8 (1-3) : 343 - 346
  • [46] Mole Fraction and Device Reliability Analysis of Vertical-Tunneling-Attributed Dual-Material Double-Gate Heterojunction-TFET with Si0.7Ge0.3 Source Region at Device and Circuit Level
    Singh, Km. Sucheta
    Kumar, Satyendra
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (12)
  • [47] A novel strained Si0.7Ge0.3 surface-channel pMOSFET with an ALD TiN/Al2O3/HfAlOx/Al2O3 gate stack
    Wu, D
    Lindgren, AC
    Persson, S
    Sjöblom, G
    von Haartman, M
    Seger, J
    Hellström, PE
    Olsson, J
    Blom, HO
    Zhang, SL
    Östling, M
    Vainonen-Ahlgren, E
    Li, WM
    Tois, E
    Tuominen, A
    IEEE ELECTRON DEVICE LETTERS, 2003, 24 (03) : 171 - 173
  • [48] High-Mobility 0.85nm-EOT Si0.45Ge0.55-pFETs: Delivering high performance at scaled VDD.
    Mitard, J.
    Witters, L.
    Bardon, M. Garcia
    Christie, P.
    Franco, J.
    Mercha, A.
    Magnone, P.
    Alioto, M.
    Crupi, F.
    Ragnarsson, L. -A.
    Hikavyy, A.
    Vincent, B.
    Chiarella, T.
    Loo, R.
    Tseng, J.
    Yamaguchi, S.
    Takeoka, S.
    Wang, W-E.
    Absil, P.
    Hoffmann, T.
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [49] Thermal stability of FeSi as barrier layer in high-performance Mg2Si0.3Sn0.7 thermoelectric device
    Hu, Shanshan
    Huang, Chen
    Li, Changyuan
    Yang, Long
    Chen, Zhiwei
    Sa, Baisheng
    Li, Wen
    Pei, Yanzhong
    JOURNAL OF MATERIOMICS, 2025, 11 (05)
  • [50] Effects of barrier layers on device performance of high mobility In0.7Ga0.3As metal-oxide-semiconductor field-effect-transistors
    Zhao, Han
    Chen, Yen-Ting
    Yum, Jung Hwan
    Wang, Yanzhen
    Zhou, Fei
    Xue, Fei
    Lee, Jack C.
    APPLIED PHYSICS LETTERS, 2010, 96 (10)