Design methodology for global resonant H-tree clock distribution networks

被引:7
|
作者
Rosenfeld, Jonathan [1 ]
Friedman, Eby G. [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, 601 Elmwood Ave, Rochester, NY 14627 USA
基金
美国国家科学基金会;
关键词
resonance; clock distribution networks; on-chip inductors and capacitors; H-tree sector;
D O I
10.1109/ISCAS.2006.1693024
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Design guidelines for resonant H-tree clock distribution networks are presented in this paper. A distributed model of a two level resonant H-tree is presented, supporting the design of low power, low skew, and low jitter resonant H-tree clock distribution networks. Excellent agreement is shown between the proposed model and SpectraS simulations. A case study is presented that demonstrates the design of a two level resonant H-tree network, distributing a 5 GHz clock signal in a TSMC 0.18 mu m CMOS technology. The design methodology enables tradeoffs among design variables to be examined, such as the operating frequency, size of the on-chip inductors and capacitors, the output resistance of the driving buffer, and the interconnect width.
引用
收藏
页码:2073 / +
页数:2
相关论文
共 50 条
  • [31] Inductance enhancement in global clock distribution networks
    Luman, H
    Davis, J
    PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2004, : 119 - 121
  • [32] A Resonant Global Clock Distribution for the Cell Broadband Engine Processor
    Chan, Steven C.
    Restle, Phillip J.
    Bucelot, Thomas J.
    Liberty, John S.
    Weitzel, Stephen
    Keaty, John M.
    Flachs, Brian
    Volant, Richard
    Kapusta, Peter
    Zimmerman, Jeffrey S.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (01) : 64 - 72
  • [33] A 4.6GHz resonant global clock distribution network
    Chan, SC
    Restle, PJ
    Shepard, KL
    James, NK
    Franch, RL
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 342 - 343
  • [34] 1-to-32 H-tree Optical Distribution on Adhesively Bonded Silicon Nanomembrane
    Zhang, Yang
    Xu, Xiaochuan
    Kwong, David
    Covey, John
    Hosseini, Amir
    Chen, Ray T.
    2014 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2014,
  • [35] Simultaneous switching noise reduction by resonant clock distribution networks
    Mesgarzadeh, Behzad
    INTEGRATION-THE VLSI JOURNAL, 2014, 47 (02) : 242 - 249
  • [36] Low-power bufferless resonant clock distribution networks
    Mesgarzadeh, Behzad
    Hansson, Martin
    Alvandpour, Atila
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 788 - 791
  • [37] Power Efficiency and Delay Reduction of Self Gated Resonant (SGR) Clocked Flip Flop With H-Tree
    Ashish, Pudi
    Kumar, S. Satheesh
    Kumaravel, S.
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [38] Open load backward matching (OLBM) technique for low ISI differential H-tree clock and data transmission
    Chung, DY
    Baek, SY
    Kim, JH
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2003, : 269 - 272
  • [39] 一种clock mesh与H-tree混合时钟树设计方法
    伍艳春
    电子技术与软件工程, 2016, (06) : 94 - 96
  • [40] Design and Analysis of Actively-Deskewed Resonant Clock Networks
    Xu, Zheng
    Shepard, Kenneth L.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) : 558 - 568