Design methodology for global resonant H-tree clock distribution networks

被引:7
|
作者
Rosenfeld, Jonathan [1 ]
Friedman, Eby G. [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, 601 Elmwood Ave, Rochester, NY 14627 USA
基金
美国国家科学基金会;
关键词
resonance; clock distribution networks; on-chip inductors and capacitors; H-tree sector;
D O I
10.1109/ISCAS.2006.1693024
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Design guidelines for resonant H-tree clock distribution networks are presented in this paper. A distributed model of a two level resonant H-tree is presented, supporting the design of low power, low skew, and low jitter resonant H-tree clock distribution networks. Excellent agreement is shown between the proposed model and SpectraS simulations. A case study is presented that demonstrates the design of a two level resonant H-tree network, distributing a 5 GHz clock signal in a TSMC 0.18 mu m CMOS technology. The design methodology enables tradeoffs among design variables to be examined, such as the operating frequency, size of the on-chip inductors and capacitors, the output resistance of the driving buffer, and the interconnect width.
引用
收藏
页码:2073 / +
页数:2
相关论文
共 50 条
  • [21] Design of resonant global clock distributions
    Chan, SC
    Shepard, KL
    Restle, PJ
    21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 248 - 253
  • [22] Analysis of multi-gigabits signal integrity through clock H-tree
    Eudes, Thomas
    Ravelo, Blaise
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2013, 41 (05) : 535 - 549
  • [23] An Enhanced Design Methodology for Resonant Clock Trees
    Rahimian, Somayyeh
    Pavlidis, Vasilis F.
    Tang, Xifan
    De Michelil, Giovanni
    JOURNAL OF LOW POWER ELECTRONICS, 2013, 9 (02) : 198 - 206
  • [24] Design methodology for synthesizing clock distribution networks exploiting nonzero localized clock skew
    Neves, JL
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1996, 4 (02) : 286 - 291
  • [25] Design Methodology for Synthesizing Resonant Clock Networks in the Presence of Dynamic Voltage/Frequency Scaling
    Ahn, Seyong
    Kang, Minseok
    Papaefthymiou, Marios C.
    Kim, Taewhan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (12) : 2068 - 2081
  • [26] EMI Reduction by Resonant Clock Distribution Networks
    Mesgarzadeh, Behzad
    Alvandpour, Atila
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 977 - 980
  • [27] Design of Resonant Clock Distribution Networks for 3-D Integrated Circuits
    Rahimian, Somayyeh
    Pavlidis, Vasilis F.
    De Micheli, Giovanni
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 267 - 277
  • [28] Design Methodology for Square Wave Resonant Clock Generators
    El Mahalawy, Mohamed W.
    Ismail, Yehea
    2012 INTERNATIONAL CONFERENCE ON ENERGY AWARE COMPUTING, 2012,
  • [29] Statistical Clock Skew Modeling and Analysis for Resonant Clock Distribution Networks
    Li, Lei
    Hu, Jianhao
    He, Chun
    Zhou, Wanting
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 1024 - 1028
  • [30] Clock skew reduction in ASIC logic design: A methodology for clock tree management
    Balboni, A
    Costi, C
    Pellencin, M
    Quadrini, A
    Sciuto, D
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (04) : 344 - 356