Optimization-based power and thermal management for dark silicon aware 3D chip multiprocessors using heterogeneous cache hierarchy

被引:18
|
作者
Asad, Arghavan [1 ]
Ozturk, Ozcan [2 ]
Fathy, Mahmood [1 ]
Jahed-Motlagh, Mohammad Reza [1 ]
机构
[1] Iran Univ Sci & Technol, Comp Engn Dept, Tehran, Iran
[2] Bilkent Univ, Comp Engn Dept, Ankara, Turkey
关键词
Hybrid cache hierarchy; Reconfigurable cache; Non-volatile memory (NVM); Three-dimensional integrated circuits; Dark-silicon; Chip-multiprocessor (CMP); Network-on-chip (NoC); Optimization; DRAM; ARCHITECTURE; TECHNOLOGY; SYSTEMS;
D O I
10.1016/j.micpro.2017.03.011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Management of a problem recently known as "dark silicon" is a new challenge in multicore designs. Prior innovative studies have addressed the dark silicon problem in the fields of power-efficient core design. However, addressing dark silicon challenges in uncore component designs such as cache hierarchy, on-chip interconnect etc. that consume significant portion of the on-chip power consumption is largely unexplored. In this paper, for the first time, we propose an integrated approach which considers the impact of power consumption of core and uncore components simultaneously to improve multi/many-core performance in the dark silicon era. The proposed approach dynamically (1) predicts the changing program behavior on each core; (2) re-determines frequency/voltage, cache capacity and technology in each level of the cache hierarchy based on the program's scalability in order to satisfy the power and temperature constraints. In the proposed architecture, for future chip-multiprocessors (CMPs), we exploit emerging technologies such as non-volatile memories (NVMs) and 3D techniques to combat dark silicon. Also, for the first time, we propose a detailed power model which is useful for future dark silicon CMPs power modeling. Experimental results on SPEC 2000/2006 benchmarks show that the proposed method improves throughput by about 54.3% and energy-delay product by about 61% on average, respectively, in comparison with the conventional CMP architecture with homogenous cache system. (C) 2017 Elsevier B.V. All rights reserved.
引用
收藏
页码:76 / 98
页数:23
相关论文
共 50 条
  • [1] A novel power model for future heterogeneous 3D chip-multiprocessors in the dark silicon age
    Asad, Arghavan
    Dorostkar, Aniseh
    Mohammadi, Farah
    EURASIP JOURNAL ON EMBEDDED SYSTEMS, 2018,
  • [2] Optimization-based Reconfigurable Approach for Low-Power 3D Chip-multiprocessors
    Dorostkar, Aniseh
    Asad, Arghavan
    Fathy, Mahmood
    Mohammadi, Farah
    2018 IEEE 9TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2018, : 130 - 133
  • [3] Temperature-Aware Runtime Power Management for Chip-Multiprocessors with 3-D Stacked Cache
    Kang, Kyungsu
    De Micheli, Giovanni
    Lee, Seunghan
    Kyung, Chong-Min
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 163 - +
  • [4] Exploiting Heterogeneity in Cache Hierarchy in Dark-Silicon 3D Chip Multi-Processors
    Asad, Arghavan
    Ozturk, Ozcan
    Fathy, Mahmood
    Jahed-Motlagh, Mohammad Reza
    2015 EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2015, : 314 - 321
  • [5] Thermal Optimization in Network-on-Chip-Based 3D Chip Multiprocessors Using Dynamic Programming Networks
    Dahir, Nizar
    Al-Dujaily, Ra'ed
    Mak, Terrence
    Yakovlev, Alex
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13
  • [6] Lighting the Dark-Silicon 3D Chip Multi-Processors by Exploiting Heterogeneity in Cache Hierarchy
    Sadeghi, Ashkan
    Raahemifar, Kaamran
    Fathy, Mahmood
    Asad, Arghavan
    2015 IEEE 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SYSTEMS-ON-CHIP (MCSOC), 2015, : 182 - 186
  • [7] Energy Aware and Reliable STT-RAM based Cache Design for 3D Embedded Chip-Multiprocessors
    Arezoomand, Fatemeh
    Asad, Arghavan
    Fazeli, Mahdi
    Fathy, Mahmood
    Mohammadi, Farah
    2017 12TH INTERNATIONAL SYMPOSIUM ON RECONFIGURABLE COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2017,
  • [8] Cost-Aware Lifetime Yield Analysis of Heterogeneous 3D On-Chip Cache
    Vaidyanathan, Balaji
    Wang, Yu
    Xie, Yuan
    2009 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING, PROCEEDINGS, 2009, : 65 - +
  • [9] A Novel Migration Technique to Balance Thermal Distribution for Future Heterogeneous 3D Chip Multiprocessors
    Aljeddani, Sulaiman
    Mohammadi, Farah
    2018 8TH INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND TECHNOLOGY (ICIST 2018), 2018, : 274 - 279
  • [10] Low-power heterogeneous uncore architecture for future 3D chip-multiprocessors
    Dorostkar, Aniseh
    Asad, Arghavan
    Fathy, Mahmood
    Jahed-Modagh, Mohammad Reza
    Mohammadi, Farah
    ETRI JOURNAL, 2018, 40 (06) : 759 - 773