Platform independent debug port controller architecture with security protection for multi-processor system-on-chip ICs

被引:0
|
作者
Akselrod, Dimitry [1 ,2 ]
Ashkenazi, Asaf [1 ]
Amon, Yossi [1 ]
机构
[1] Freescale Semicond Israel Ltd, IL-32000 Herzliyya, Israel
[2] McMaster Univ, ECE Dep, Hamilton, ON L8S 4K1, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Debug Port Controller (DPC) architecture, designed for re-use in multiple System-on-Chip (SoC) Integrated Circuits (ICs) is presented. The DPC incorporates security protection against unauthorized access along with advanced debugging features such as long chain debugging, universal BIST engines control, and generic serial interfaces. An implemented security architecture of DPC is presented together with an overall IC security scheme. DPC is the most important part of this IC security scheme. The suggested architecture demonstrates extensive use of the debug process, and re-use of the DPC in multiple SoC ICs without the need of adopting its design for a specific SoC. The implementation of the DPC for IEEE1149.1 standard is presented and the hardware realization of the proposed architecture is described in detail. The DPC that incorporates the proposed architecture has been designed in a 90 nm CMOS process as an integral part of several SoC ICs.
引用
收藏
页码:1365 / +
页数:2
相关论文
共 50 条
  • [31] Power Dissipation of the Network-on-Chip in Multi-Processor System-on-Chip Dedicated for Video Coding Applications
    Milojevic, Dragomir
    Montperrus, Luc
    Verkest, Diederik
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (02): : 139 - 153
  • [32] Multi-processor System-on-Chip Design Space Exploration based on Multi-level Modeling Techniques
    Mariani, Giovanni
    Palermo, Gianluca
    Silvano, Cristina
    Zaccaria, Vittorio
    2009 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2009, : 118 - +
  • [33] A system-on-chip bus architecture for hardware Trojan protection in security chips
    Liu, Changlong
    Zhao, Yiqiang
    Shi, Yafeng
    Gao, Xingbo
    2011 IEEE International Conference of Electron Devices and Solid-State Circuits, EDSSC 2011, 2011,
  • [34] A System-On-Chip Bus Architecture for Hardware Trojan Protection in Security Chips
    Liu Changlong
    Zhao Yiqiang
    Shi Yafeng
    Gao Xingbo
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [35] An asynchronous hierarchical router for networks-on-chip-based three-dimensional multi-processor system-on-chip
    Lafi, Walid
    Lattard, Didier
    Jerrya, Ahmed
    SOFTWARE-PRACTICE & EXPERIENCE, 2012, 42 (07): : 877 - 890
  • [36] A Modular and Distributed Setup for Power and Performance Analysis of Multi-Processor System-on-Chip at Electronic System Level
    Ayub, Muhammad Mudussir
    Kreupl, Franz
    2020 IEEE 39TH INTERNATIONAL PERFORMANCE COMPUTING AND COMMUNICATIONS CONFERENCE (IPCCC), 2020,
  • [37] Energy-aware routing in hybrid optical network-on-chip for future multi-processor system-on-chip
    Liu, Lin
    Yang, Yuanyuan
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2013, 73 (02) : 189 - 197
  • [38] FPGA Implementation of a Low power, Processor-independent and Reusable System-on-Chip Platform
    ul Haq, Ehsan
    Hafeez, Muhammad Kazim
    Khan, Muhammad Salman
    Sial, Shoaib
    Riazuddin, Arshad
    ICET: 2009 INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES, PROCEEDINGS, 2009, : 337 - +
  • [39] GMMSO: game model-combined improved moth search optimization approach for reconfigurable asymmetric multi-processor system-on-chip architecture
    Mariyappan, Isaivani
    Veluchamy, Malathi
    ENGINEERING OPTIMIZATION, 2023, 55 (04) : 685 - 702
  • [40] Fast energy estimation of multi-processor System-on-chip with energy macro-models for embedded microprocessors
    Xi, JW
    Zhong, PX
    MSV '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON MODELING, SIMULATION AND VISUALIZATION METHODS, 2005, : 107 - 111