Platform independent debug port controller architecture with security protection for multi-processor system-on-chip ICs

被引:0
|
作者
Akselrod, Dimitry [1 ,2 ]
Ashkenazi, Asaf [1 ]
Amon, Yossi [1 ]
机构
[1] Freescale Semicond Israel Ltd, IL-32000 Herzliyya, Israel
[2] McMaster Univ, ECE Dep, Hamilton, ON L8S 4K1, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Debug Port Controller (DPC) architecture, designed for re-use in multiple System-on-Chip (SoC) Integrated Circuits (ICs) is presented. The DPC incorporates security protection against unauthorized access along with advanced debugging features such as long chain debugging, universal BIST engines control, and generic serial interfaces. An implemented security architecture of DPC is presented together with an overall IC security scheme. DPC is the most important part of this IC security scheme. The suggested architecture demonstrates extensive use of the debug process, and re-use of the DPC in multiple SoC ICs without the need of adopting its design for a specific SoC. The implementation of the DPC for IEEE1149.1 standard is presented and the hardware realization of the proposed architecture is described in detail. The DPC that incorporates the proposed architecture has been designed in a 90 nm CMOS process as an integral part of several SoC ICs.
引用
收藏
页码:1365 / +
页数:2
相关论文
共 50 条
  • [21] System-on-Chip Platform Security Assurance: Architecture and Validation
    Ray, Sandip
    Peeters, Eric
    Tehranipoor, Mark M.
    Bhunia, Swarup
    PROCEEDINGS OF THE IEEE, 2018, 106 (01) : 21 - 37
  • [22] A system level processor/communication co-exploration methodology for multi-processor system-on-chip platforms
    Wieferink, A
    Kogel, T
    Leupers, R
    Ascheid, G
    Meyr, H
    Braun, G
    Nohl, A
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1256 - 1261
  • [23] A complete Multi-Processor System-On-Chip FPGA-based emulation framework
    Del Valle, Pablo G.
    Atienza, David
    Magan, Ivan
    Flores, Javier G.
    Perez, Esther A.
    Mendias, Jose M.
    Benini, Luca
    De Micheli, Giovanni
    IFIP VLSI-SoC 2006: IFIP WG 10.5 International Conference on Very Large Scale Integration & System-on-Chip, 2006, : 140 - 145
  • [24] Parallel Processing of Sequential Media Algorithms on Heterogeneous Multi-Processor System-on-Chip
    Zhao, Peng
    Wang, Dawei
    Yan, Ming
    Li, Sikun
    JOURNAL OF COMPUTERS, 2009, 4 (06) : 477 - 484
  • [25] Embedded multi-processor system-on-chip (MPSoC) design considering process variations
    Wang, Feng
    Xie, Yuan
    2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 2666 - 2670
  • [26] A fast and accurate validation technique for operating system in multi-processor system-on-chip design
    Bacivarov, I
    Jerraya, AA
    Yoo, S
    ADVANCED TOPICS IN OPTOELECTRONICS, MICROELECTRONICS, AND NANOTECHNOLOGIES, 2002, 5227 : 342 - 348
  • [27] A FAULT-TOLERANT LAYER FOR DYNAMICALLY RECONFIGURABLE MULTI-PROCESSOR SYSTEM-ON-CHIP
    Pham, Hung-Manh
    Pillement, Sebastien
    Demigny, Didier
    2009 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS, 2009, : 284 - 289
  • [28] Research on task allocation of multimedia applications onto heterogeneous multi-processor system-on-chip
    Zhao, Peng
    Shen, Bilong
    Wang, Dawei
    Xiong, Zhihui
    Li, Sikun
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2010, 22 (10): : 1671 - 1678
  • [29] Power Dissipation of the Network-on-Chip in Multi-Processor System-on-Chip Dedicated for Video Coding Applications
    Dragomir Milojevic
    Luc Montperrus
    Diederik Verkest
    Journal of Signal Processing Systems, 2009, 57 : 139 - 153
  • [30] A power-efficient methodology for mapping applications on Multi-processor System-on-Chip architectures
    Beltrame, Giovanni
    Sciuto, Donatella
    Silvano, Cristina
    VLSI-SOC: RESEARCH TRENDS IN VLSI AND SYSTEMS ON CHIP, 2008, : 177 - 196