Plasma-induced damage in high-k/metal gate stack dry etch

被引:13
|
作者
Hussain, Muhammad Mustafa [1 ]
Song, Seung-Chul
Barnett, Joel
Kang, Chang Yong
Gebara, Gabe
Sassman, Barry
Moumen, Naim
机构
[1] SEMATECH, Austin, TX 78741 USA
[2] Adv Technol Dev Facil, Austin, TX 78741 USA
[3] IBM Corp, Hopewell Jct, NY 12533 USA
关键词
gate-induced drain leakage (GIDL); high-k/metal gate; plasma dry etch; threshold-voltage; wet etch;
D O I
10.1109/LED.2006.886327
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Plasma-based dry etch is used as the industry standard gate etch in conventional CMOS fabrication flow. However, past studies indicate that plasma-induced dry etch may impact device performance. The current research trend toward replacing conventional silicon dioxide and polysilicon gate stacks with high-k/metal gate stacks introduces a new challenge: development of new dry etch processes for critical new metals and their alloys. In this letter, a comparative study in the context of device performance has been conducted to compare dry etch versus wet etch for gate stack etch of hafnium oxide/tantalum silicon nitride gate stack. It has been found that the dry-etched gate stack exhibit significantly more gate leakage current and poorer uniformity in threshold-voltage distribution.
引用
收藏
页码:972 / 974
页数:3
相关论文
共 50 条
  • [1] Investigation of Gate Etch Damage at Metal/High-k Gate Dielectric Stack Through Random Telegraph Noise in Gate Edge Direct Tunneling Current
    Cho, Heung-Jae
    Son, Younghwan
    Oh, Byoungchan
    Jang, Seunghyun
    Lee, Jong-Ho
    Park, Byung-Gook
    Shin, Hyungcheol
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (04) : 569 - 571
  • [2] Reliability and plasma-induced degradation of high-k gate dielectrics in MOS devices
    Chang-Liao, KS
    Tzeng, PJ
    Tzeng, PJ
    PHYSICS AND TECHNOLOGY OF HIGH-K GATE DIELECTRICS I, 2003, 2002 (28): : 149 - 155
  • [3] A novel in situ plasma treatment for damage-free metal/high-k gate stack RIE process
    Ju, B. S.
    Song, S. C.
    Lee, T. H.
    Sassman, B.
    Kang, C. Y.
    Lee, B. H.
    Jammy, R.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 386 - +
  • [5] A comparison of plasma-induced damage on the reliability between high-k/metal-gate and SiO2/poly-gate complementary metal oxide semiconductor technology
    Weng, Wu-Te
    Lee, Yao-Jen
    Lin, Horng-Chih
    Huang, Tiao-Yuan
    SOLID-STATE ELECTRONICS, 2010, 54 (04) : 368 - 377
  • [6] High-K dielectrics for the gate stack
    Locquet, Jean-Pierre
    Marchiori, Chiara
    Sousa, Maryline
    Fompeyrine, Jean
    Seo, Jin Won
    Journal of Applied Physics, 2006, 100 (05):
  • [7] High-density plasma-induced etch damage of GaN
    Shul, R.J.
    Zhang, L.
    Baca, A.G.
    Willison, C.G.
    Han, J.
    Pearton, S.J.
    Ren, F.
    Zolper, J.C.
    Lester, L.F.
    Materials Research Society Symposium - Proceedings, 1999, 573 : 271 - 279
  • [8] High-density plasma-induced etch damage of GaN
    Shul, RJ
    Zhang, L
    Baca, AG
    Willison, CG
    Han, J
    Pearton, SJ
    Ren, F
    Zolper, JC
    Lester, LF
    COMPOUND SEMICONDUCTOR SURFACE PASSIVATION AND NOVEL DEVICE PROCESSING, 1999, 573 : 271 - 280
  • [9] High-K dielectrics for the gate stack
    Locquet, Jean-Pierre
    Marchiori, Chiara
    Sousa, Maryline
    Fompeyrine, Jean
    Seo, Jin Won
    JOURNAL OF APPLIED PHYSICS, 2006, 100 (05)
  • [10] Dry Etching of Metal Inserted Poly-Si Stack for Dual High-k and Dual Metal Gate Integration
    Li, Yongliang
    Xu, Qiuxia
    Wang, Wenwu
    Zhang, Jing
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (08) : P435 - P439