Plasma-induced damage in high-k/metal gate stack dry etch

被引:13
|
作者
Hussain, Muhammad Mustafa [1 ]
Song, Seung-Chul
Barnett, Joel
Kang, Chang Yong
Gebara, Gabe
Sassman, Barry
Moumen, Naim
机构
[1] SEMATECH, Austin, TX 78741 USA
[2] Adv Technol Dev Facil, Austin, TX 78741 USA
[3] IBM Corp, Hopewell Jct, NY 12533 USA
关键词
gate-induced drain leakage (GIDL); high-k/metal gate; plasma dry etch; threshold-voltage; wet etch;
D O I
10.1109/LED.2006.886327
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Plasma-based dry etch is used as the industry standard gate etch in conventional CMOS fabrication flow. However, past studies indicate that plasma-induced dry etch may impact device performance. The current research trend toward replacing conventional silicon dioxide and polysilicon gate stacks with high-k/metal gate stacks introduces a new challenge: development of new dry etch processes for critical new metals and their alloys. In this letter, a comparative study in the context of device performance has been conducted to compare dry etch versus wet etch for gate stack etch of hafnium oxide/tantalum silicon nitride gate stack. It has been found that the dry-etched gate stack exhibit significantly more gate leakage current and poorer uniformity in threshold-voltage distribution.
引用
收藏
页码:972 / 974
页数:3
相关论文
共 50 条
  • [21] Plasma-induced damage on the reliability of Hf-based high-k/dual metal-gates complementary metal oxide semiconductor technology
    Weng, Wu-Te
    Lee, Yao-Jen
    Lin, Horng-Chih
    Huang, Tiao-Yuan
    International Journal of Plasma Science and Engineering, 2009, 2009
  • [22] Curbing plasma-induced gate oxide damage
    Gabriel, CT
    SOLID STATE TECHNOLOGY, 1999, 42 (03) : 49 - +
  • [23] TaN metal gate damage during high-k (Al2O3) high-temperature etch
    Paul, J.
    Beyer, V.
    Michalowski, P.
    Beug, M. F.
    Bach, L.
    Ackermann, M.
    Wege, S.
    Tilke, A.
    Chan, N.
    Mikolajick, T.
    Bewersdorff-Sarlette, U.
    Knoefler, R.
    Czernohorsky, M.
    Ludwig, C.
    MICROELECTRONIC ENGINEERING, 2009, 86 (4-6) : 949 - 952
  • [24] Effects of Etch Rate on Plasma-Induced Damage to Porous Low-k Films
    Iba, Yoshihisa
    Kirimura, Tomoyuki
    Sasaki, Mokoto
    Kobayashi, Yasushi
    Nakata, Yoshirio
    Nakaishi, Masafumi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (08) : 6923 - 6930
  • [25] Effects of etch rate on plasma-induced damage to porous low-k films
    Iba, Yoshihisa
    Kirimura, Tomoyuki
    Sasaki, Makoto
    Kobayashi, Yasushi
    Nakata, Yoshihiro
    Nakaishi, Masafumi
    Japanese Journal of Applied Physics, 2008, 47 (8 PART 3): : 6923 - 6930
  • [26] Interface Engineering for High-k/Ge Gate Stack
    Xie, Ruilong
    Zhu, Chunxiang
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1244 - 1247
  • [27] CMOS integration issues with high-k gate stack
    Kwong, DL
    IPFA 2004: PROCEEDINGS OF THE 11TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2004, : 17 - 20
  • [28] Integration issues of HIGH-K gate stack: Process-induced charging
    Bersuker, G
    Gutt, J
    Chaudhary, N
    Moumen, N
    Lee, BH
    Barnett, J
    Gopalan, S
    Kim, BY
    Young, CD
    Peterson, J
    Li, HJ
    Zeitzoff, PM
    Sim, JH
    Lysaght, P
    Gardner, M
    Murto, RW
    Huff, HR
    2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, : 479 - 484
  • [29] Plasma induced damage of aggressively scaled gate dielectric (EOT < 1.0nm) in metal gate/high-k dielectric CMOSFETs
    Min, Kyung Seok
    Kang, Chang Yong
    Yoo, Ook Sang
    Park, Byoung Jae
    Kim, Sung Woo
    Young, Chadwin D.
    Heh, Dawei
    Bersuker, Gennadi
    Lee, Young Hun
    Yeom, Geun Young
    2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 723 - +
  • [30] Breakdown in the metal/high-k gate stack: Identifying the "weak link" in the multilayer dielectric
    Bersuker, G.
    Heh, D.
    Young, C.
    Park, H.
    Khanal, P.
    Larcher, L.
    Padovani, A.
    Lenahan, P.
    Ryan, J.
    Lee, B. H.
    Tseng, H.
    Jarnmy, R.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 791 - +