Plasma-induced damage in high-k/metal gate stack dry etch

被引:13
|
作者
Hussain, Muhammad Mustafa [1 ]
Song, Seung-Chul
Barnett, Joel
Kang, Chang Yong
Gebara, Gabe
Sassman, Barry
Moumen, Naim
机构
[1] SEMATECH, Austin, TX 78741 USA
[2] Adv Technol Dev Facil, Austin, TX 78741 USA
[3] IBM Corp, Hopewell Jct, NY 12533 USA
关键词
gate-induced drain leakage (GIDL); high-k/metal gate; plasma dry etch; threshold-voltage; wet etch;
D O I
10.1109/LED.2006.886327
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Plasma-based dry etch is used as the industry standard gate etch in conventional CMOS fabrication flow. However, past studies indicate that plasma-induced dry etch may impact device performance. The current research trend toward replacing conventional silicon dioxide and polysilicon gate stacks with high-k/metal gate stacks introduces a new challenge: development of new dry etch processes for critical new metals and their alloys. In this letter, a comparative study in the context of device performance has been conducted to compare dry etch versus wet etch for gate stack etch of hafnium oxide/tantalum silicon nitride gate stack. It has been found that the dry-etched gate stack exhibit significantly more gate leakage current and poorer uniformity in threshold-voltage distribution.
引用
收藏
页码:972 / 974
页数:3
相关论文
共 50 条
  • [31] Capacitance Hysteresis in the High-k/Metal Gate-Stack From Pulsed Measurement
    Duan, Tianli
    Ang, Diing Shenp
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (04) : 1349 - 1354
  • [32] Characterization of High-k/Metal Gate Stack Breakdown in the Time Scale of ESD Events
    Yang, Yang
    Di Sarro, James
    Gauthier, Robert J.
    Chatty, Kiran
    Li, Junjun
    Mishra, Rahul
    Mitra, Souvick
    Ioannou, Dimitris E.
    2010 INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2010, : 846 - 852
  • [33] Metal electrode/high-k dielectric gate-stack technology for power management
    Lee, Byoung Hun
    Song, Seung Chul
    Choi, Rino
    Kirsch, Paul
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (01) : 8 - 20
  • [34] Carbon rich plasma-induced damage in silicon nitride etch
    Ye, JH
    Zhou, MS
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2000, 147 (03) : 1168 - 1174
  • [35] Interface Study in a "Metal/High-k" Gate Stack: Tantalum Nitride on Hafnium Oxide
    Gaumer, C.
    Martinez, E.
    Lhostis, S.
    Wiemer, C.
    Perego, M.
    Loup, V.
    Lafond, D.
    Fabbri, J-M
    PHYSICS AND TECHNOLOGY OF HIGH-K GATE DIELECTRICS 6, 2008, 16 (05): : 99 - +
  • [36] Carbon rich plasma-induced damage in silicon nitride etch
    Ye, JH
    Zhou, MS
    PLASMA ETCHING PROCESSES FOR SUB-QUARTER MICRON DEVICES, PROCEEDINGS, 2000, 99 (30): : 146 - 158
  • [37] Integration of dual metal gate CMOS on high-k dielectrics utilizing a metal wet etch process
    Zhang, ZB
    Song, SC
    Huffman, C
    Hussain, MM
    Barnett, J
    Moumen, N
    Alshareef, HN
    Majhi, P
    Sim, JH
    Bae, SH
    Lee, BH
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2005, 8 (10) : G271 - G274
  • [38] Inductively coupled high-density plasma-induced etch damage of GaN MESFETs
    Shul, RJ
    Zhang, L
    Baca, AG
    Willison, CG
    Han, J
    Pearton, SJ
    Lee, KP
    Ren, F
    SOLID-STATE ELECTRONICS, 2001, 45 (01) : 13 - 17
  • [39] Effects of plasma-induced charging damage on random telegraph noise in metal-oxide-semiconductor field-effect transistors with SiO2 and high-k gate dielectrics
    Kamei, Masayuki
    Takao, Yoshinori
    Eriguchi, Koji
    Ono, Kouichi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (03)
  • [40] Origin of tensile stress in the Si substrate induced by TiN/HfO2 metal gate/high-k dielectric gate stack
    Wang, J. G.
    Kim, Jiyoung
    Kang, Chang Yong
    Lee, Byoung Hun
    Jammy, Raj
    Choi, Rino
    Kim, M. J.
    APPLIED PHYSICS LETTERS, 2008, 93 (16)