Stack Memory Implementation and Analysis of Timing Constraint, Power and Memory using FPGA

被引:0
|
作者
Thind, Vandana [1 ]
Pandey, Nisha [1 ]
Pandey, Bishwajeet [1 ]
Hussain, D. M. Akbar [2 ]
机构
[1] Gyancity Res Lab, Ctr Green Comp, Motihari, India
[2] Aalborg Univ, Dept Energy Technol, Esbjerg, Denmark
关键词
stack memory; Xilinx ISE; power; timing constraints; memory; VHDL; SECURITY; DESIGN;
D O I
10.1109/CICN.2017.47
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Stack memory is an approach in which information is entered and deleted from the memory segment in the pattern of last in the first out mechanism. In this work of analysis, the algorithm is implemented on a different type of FPGA platforms like Virtex-4, Virtex-5, Virtex-6, Virtex-6 low power and virtex7 low voltage where very detailed observations/investigations were made about timing constraint, memory utilization, and power dissipation. The main focus is to design and develop a system which is energy efficient. Therefore, VHDL programming is used to perform this investigation with the help of Xilinx ISE design suite which is synthesis tool. Basically, this software provides detailed information about various facets of a digital system that is important for the prior understanding of its real-time output, so that source used to realize the project should not be wasted and results to be the energy efficient design. Among these five type of FPGA, Virtex-4 and Virtex-7 low voltage were considered as the most energy efficient platforms. The developed system is energy efficient as the algorithm ensures less memory utilization, less power consumption and short time for signal travel.
引用
收藏
页码:215 / 220
页数:6
相关论文
共 50 条
  • [31] A New Cellular Automata Model with Memory and its FPGA Implementation
    Goncu, Emre
    Yalcin, Mustak E.
    2014 14TH INTERNATIONAL WORKSHOP ON CELLULAR NANOSCALE NETWORKS AND THEIR APPLICATIONS (CNNA), 2014,
  • [32] FPGA Implementation of SSRS Codes for NAND Flash Memory Device
    Achala, G.
    Nandana, S.
    Jomy, Frankson
    Girish, M. M.
    Shripathi Acharya, U.
    Srihari, Pathipati
    Cenkeramaddi, Linga Reddy
    IEEE ACCESS, 2024, 12 : 140128 - 140143
  • [33] Memory efficient implementation of AES S-BOXES on FPGA
    Aziz, Arshad
    Ikram, Nassar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2007, 16 (04) : 603 - 611
  • [34] A cryptanalytic time-memory tradeoff: First FPGA implementation
    Quisquater, JJ
    Standaert, RX
    Rouvroy, G
    David, JP
    Legat, JD
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS: RECONFIGURABLE COMPUTING IS GOING MAINSTREAM, 2002, 2438 : 780 - 789
  • [35] Memory-Efficient FPGA Implementation of Stochastic Simulated Annealing
    Shin, Duckgyu
    Onizawa, Naoya
    Gross, Warren J.
    Hanyu, Takahiro
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2023, 13 (01) : 108 - 118
  • [36] FPGA Memory Testing Technique using BIST
    Gadde, Priyanka
    Niamat, Mohammed
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 473 - 476
  • [37] A Stack Memory Abstraction and Symbolic Analysis Framework for Executables
    Anand, Kapil
    Elwazeer, Khaled
    Kotha, Aparna
    Smithson, Matthew
    Barua, Rajeev
    Keromytis, Angelos
    ACM TRANSACTIONS ON SOFTWARE ENGINEERING AND METHODOLOGY, 2016, 25 (02)
  • [38] ASSESSING THE TIMING OF MEMORY REACTIVATION USING MEG
    Tubridy, Shannon
    Apple, Aaron
    Davachi, Lila
    JOURNAL OF COGNITIVE NEUROSCIENCE, 2013, : 228 - 229
  • [39] LOOPBACK CONTROL SYSTEM - FPGA IMPLEMENTATION AND TIMING CONSTRAINS ANALYSIS
    Bojda, Petr
    Leuchter, Jan
    ICMT'09: INTERNATIONAL CONFERENCE ON MILITARY TECHNOLOGIES, 2010, : 175 - 178
  • [40] FPGA Implementation of SRAM-based Ternary Content Addressable Memory
    Ullah, Zahid
    Jaiswal, Manish Kumar
    Chan, Y. C.
    Cheung, Ray C. C.
    2012 IEEE 26TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS & PHD FORUM (IPDPSW), 2012, : 383 - 389