Stack Memory Implementation and Analysis of Timing Constraint, Power and Memory using FPGA

被引:0
|
作者
Thind, Vandana [1 ]
Pandey, Nisha [1 ]
Pandey, Bishwajeet [1 ]
Hussain, D. M. Akbar [2 ]
机构
[1] Gyancity Res Lab, Ctr Green Comp, Motihari, India
[2] Aalborg Univ, Dept Energy Technol, Esbjerg, Denmark
关键词
stack memory; Xilinx ISE; power; timing constraints; memory; VHDL; SECURITY; DESIGN;
D O I
10.1109/CICN.2017.47
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Stack memory is an approach in which information is entered and deleted from the memory segment in the pattern of last in the first out mechanism. In this work of analysis, the algorithm is implemented on a different type of FPGA platforms like Virtex-4, Virtex-5, Virtex-6, Virtex-6 low power and virtex7 low voltage where very detailed observations/investigations were made about timing constraint, memory utilization, and power dissipation. The main focus is to design and develop a system which is energy efficient. Therefore, VHDL programming is used to perform this investigation with the help of Xilinx ISE design suite which is synthesis tool. Basically, this software provides detailed information about various facets of a digital system that is important for the prior understanding of its real-time output, so that source used to realize the project should not be wasted and results to be the energy efficient design. Among these five type of FPGA, Virtex-4 and Virtex-7 low voltage were considered as the most energy efficient platforms. The developed system is energy efficient as the algorithm ensures less memory utilization, less power consumption and short time for signal travel.
引用
收藏
页码:215 / 220
页数:6
相关论文
共 50 条
  • [21] A Memory Interference Analysis using a Formal Timing Analyzer (WIP)
    Asavoae, Mihail
    Matoussi, Oumaima
    Bouachtala, Asmae
    Vu, Hai-Dang
    Jan, Mathieu
    PROCEEDINGS OF THE 23RD ACM SIGPLAN/SIGBED INTERNATIONAL CONFERENCE ON LANGUAGES, COMPILERS, AND TOOLS FOR EMBEDDED SYSTEMS, LCTES 2022, 2022, : 146 - 150
  • [22] FPGA Implementation and Power Estimation of a Memory-Reduced LTE-Advanced Turbo Decoder
    Shi, Yaqin
    Zhan, Ming
    Zeng, Jie
    IEEE 2018 INTERNATIONAL CONGRESS ON CYBERMATICS / 2018 IEEE CONFERENCES ON INTERNET OF THINGS, GREEN COMPUTING AND COMMUNICATIONS, CYBER, PHYSICAL AND SOCIAL COMPUTING, SMART DATA, BLOCKCHAIN, COMPUTER AND INFORMATION TECHNOLOGY, 2018, : 607 - 611
  • [23] FPGA Implementation of A Power-Efficient and Low-Memory Capacity Turbo Decoding Architecture
    Zeng, Jie
    Zhan, Ming
    Shi, Yaqin
    2018 15TH ANNUAL IEEE INTERNATIONAL CONFERENCE ON SENSING, COMMUNICATION, AND NETWORKING (SECON), 2018, : 474 - 476
  • [24] Nonvolatile Memory Pre-Silicon Power Loss Test Using FPGA
    Hasan, Qamrul
    Ise, Yuichi
    Okada, Shinsuke
    Pan Lijun
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1294 - 1296
  • [25] FPGA BASED IMPLEMENTATION OF DEEP NEURAL NETWORKS USING ON-CHIP MEMORY ONLY
    Park, Jinhwan
    Sung, Wonyong
    2016 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING PROCEEDINGS, 2016, : 1011 - 1015
  • [26] Design, Implementation and Analysis of a Run-Time Configurable Memory Management Unit on FPGA
    Shamani, Farid
    Sevom, Vida Fakour
    Nurmi, Jari
    Ahonen, Tapani
    2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,
  • [27] Loop scheduling algorithm for timing and memory operation minimization with register constraint
    Chen, F
    Tongsima, S
    Sha, EHM
    1998 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS-SIPS 98: DESIGN AND IMPLEMENTATION, 1998, : 579 - 588
  • [28] Timing analysis of transistor stack for leakage power saving
    Liu, Y
    Gao, ZQ
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 41 - 44
  • [29] Distributed-Memory Based FPGA Debug: Design Timing Impact
    Hale, Robert
    Hutchings, Brad
    2018 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT 2018), 2018, : 353 - 356
  • [30] Memory Optimization for FPGA Implementation of Correlation-Based Beamforming
    Avelar, Helder
    Ferreira, Joao Canas
    2024 IEEE 22ND MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, MELECON 2024, 2024, : 196 - 201