Memory efficient implementation of AES S-BOXES on FPGA

被引:15
|
作者
Aziz, Arshad [1 ]
Ikram, Nassar [1 ]
机构
[1] NUST, Dept Elect Engn, Karachi 75350, Pakistan
关键词
cryptography; AES; S-box; FPGA; verilog;
D O I
10.1142/S0218126607003873
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Optimized implementation of computationally intensive cryptographic transformation is an area of active research, mainly focused on Advanced Encryption Standard (AES). Byte substitution implemented using substitution boxes (S-boxes), is the main transformation in AES which strains the enabling embedded platform, e. g., Field Programmable Gate Arrays. We represent a novel clocking technique enabling optimized implementation of Byte Substitution that enhances processing speed and reduces the area required for S-boxes on Xilinx FPGA Block RAM (BRAM).
引用
收藏
页码:603 / 611
页数:9
相关论文
共 50 条
  • [1] EFFICIENT AES S-BOXES IMPLEMENTATION FOR NON-VOLATILE FPGAS
    Gaspar, Lubos
    Drutarovsky, Milos
    Fischer, Viktor
    Bochard, Nathalie
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 649 - +
  • [2] Implementation of AES S-Boxes using combinational logic
    Rachh, Rashmi Ramesh
    Mohan, P. V. Ananda
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3294 - +
  • [3] Dynamic inhomogeneous S-Boxes design for efficient AES masking mechanisms
    Research Center for VLSI and Systems, Huazhong University of Science and Technology, Wuhan, 430074, China
    J. China Univ. Post Telecom., 2008, 2 (72-76):
  • [5] Right translated AES gray S-boxes
    Khan, Mubashar
    Azam, Naveed Ahmed
    SECURITY AND COMMUNICATION NETWORKS, 2015, 8 (09) : 1627 - 1635
  • [6] Resource efficient implementation of T-Boxes in AES on Virtex-5 FPGA
    Kundi, Dur-e-Shahwar
    Aziz, Arshad
    Ikram, Nasar
    INFORMATION PROCESSING LETTERS, 2010, 110 (10) : 373 - 377
  • [7] A new implementation of chaotic S-boxes in CAPTCHA
    Majid Khan
    Tariq Shah
    Syeda Iram Batool
    Signal, Image and Video Processing, 2016, 10 : 293 - 300
  • [8] Ultra-low power S-Boxes architecture for AES
    Research Center for VLSI and Systems, Department of Electronic Science and Technology, Huazhong University of Science and Technology, Wuhan, 430074, China
    J. China Univ. Post Telecom., 2008, 1 (112-117):
  • [9] Ultra-low power S-Boxes architecture for AES
    XING Ji-peng
    TheJournalofChinaUniversitiesofPostsandTelecommunications, 2008, (01) : 112 - 117
  • [10] Generation of AES like S-boxes by Replacing Affine Matrix
    Waqas, Umer
    Afzal, Shazia
    Mir, Mubeen Akhtar
    Yousaf, Muhammad
    PROCEEDINGS OF 2014 12TH INTERNATIONAL CONFERENCE ON FRONTIERS OF INFORMATION TECHNOLOGY, 2014, : 159 - 164