A high-speed memory interface architecture for MPEG2 video decoder

被引:0
|
作者
Jia Xiaoling [1 ]
Chen Guanghua [1 ]
Zou Weiyu [1 ]
机构
[1] Shanghai Univ, Microelect Res & Design Ctr, Shanghai 200072, Peoples R China
关键词
video decoder; motion compensation; SDRAM; memory interface;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Motion compensation(MC) routines of MPEG-2 MP@HL video decoding intensively access the video data stored in external memory, thus efficient memory access is critical in the design of decoder chip. In this paper, an advanced architecture of MC is proposed to perform different types of. picture prediction modes employed by the MPEG-2 standard and an address translation method is developed for memory interface. In order to relieve the burden of MC, four pixel generators are used to execute bi-prediction and half-pel precision in parallel. Image data fetched from the external frame memory are reused, so that a great amount of frame memory access can be reduced. The features of SDRAM and the fact that all types of MC algorithm have regular memory access patterns are exploited to minimize the number of overhead cycles needed for row activations in array address translation. Compared with the conventional linear translation, array address translation can reduce most of the row activations. The proposed architecture is very effective not only for increasing the speed of memory access but also for improving the performance of MC.
引用
收藏
页码:538 / 541
页数:4
相关论文
共 50 条
  • [1] Reducing computations in MPEG2 video decoder
    Moshnyaga, V.
    Wakisaka, Kenji
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1820 - +
  • [2] A high-performance memory storage architecture for MP@HL MPEG2 decoder chip
    Wu, Zhihua
    Luo, Rong
    Wang, Hui
    Yang, Huazhong
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 721 - 724
  • [3] An MPEG2 video decoder LSI with hierarchical control mechanism
    Uramoto, SI
    Takabatake, A
    Hashimoto, T
    Takeda, J
    Tanaka, G
    Yamada, T
    Kodama, Y
    Maeda, A
    Shimada, T
    Sekiguchi, S
    Murakami, T
    Yoshimoto, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (12) : 1697 - 1708
  • [4] DEVELOPMENT OF AN MPEG2 DECODER FOR MAGNETOOPTICAL DISK VIDEO PLAYERS
    UEDA, S
    KIYOSE, Y
    KISHIDA, Y
    SOTODA, S
    KAWABATA, M
    FURUKAWA, T
    KAWABE, S
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (03) : 521 - 528
  • [5] A 600 mW single chip MPEG2 video decoder
    Miura, K
    Koyanagi, H
    Sumihiro, H
    Emoto, S
    Ozaki, N
    Ishikawa, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (12) : 1691 - 1696
  • [6] New MPEG2 decoder architecture using frequency scaling
    Kim, JM
    Chae, SI
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 253 - 256
  • [7] Protocol architecture for MPEG-2 video over a high-speed network
    Bouallegue, B
    Djemal, R
    Guesmi, H
    Diguet, JP
    Philippe, JL
    Tourki, R
    IEE PROCEEDINGS-COMMUNICATIONS, 2004, 151 (01): : 8 - 13
  • [8] ULSI realization of MPEG2 realtime video encoder and decoder - an overview
    Yoshimoto, Masahiko
    Nakagawa, Shin-ichi
    Matsumura, Tetsuya
    Ishihara, Kazuya
    Uramoto, Shin-ichi
    IEICE Transactions on Electronics, 1995, E78-C (12): : 1668 - 1681
  • [9] ERROR-DETECTION AND CONCEALMENT WITH AN UNSUPERVISED MPEG2 VIDEO DECODER
    CHEN, CT
    JOURNAL OF VISUAL COMMUNICATION AND IMAGE REPRESENTATION, 1995, 6 (03) : 265 - 279
  • [10] ULSI realization of MPEG2 realtime video encoder and decoder - An overview
    Yoshimoto, M
    Nakagawa, S
    Matsumura, T
    Ishihara, K
    Uramoto, SI
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (12) : 1668 - 1681