A high-speed memory interface architecture for MPEG2 video decoder

被引:0
|
作者
Jia Xiaoling [1 ]
Chen Guanghua [1 ]
Zou Weiyu [1 ]
机构
[1] Shanghai Univ, Microelect Res & Design Ctr, Shanghai 200072, Peoples R China
关键词
video decoder; motion compensation; SDRAM; memory interface;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Motion compensation(MC) routines of MPEG-2 MP@HL video decoding intensively access the video data stored in external memory, thus efficient memory access is critical in the design of decoder chip. In this paper, an advanced architecture of MC is proposed to perform different types of. picture prediction modes employed by the MPEG-2 standard and an address translation method is developed for memory interface. In order to relieve the burden of MC, four pixel generators are used to execute bi-prediction and half-pel precision in parallel. Image data fetched from the external frame memory are reused, so that a great amount of frame memory access can be reduced. The features of SDRAM and the fact that all types of MC algorithm have regular memory access patterns are exploited to minimize the number of overhead cycles needed for row activations in array address translation. Compared with the conventional linear translation, array address translation can reduce most of the row activations. The proposed architecture is very effective not only for increasing the speed of memory access but also for improving the performance of MC.
引用
收藏
页码:538 / 541
页数:4
相关论文
共 50 条
  • [41] High speed architecture for MPEG-2/H.264 video transcoding
    Hong, YongTaek
    Lee, KyungHo
    Kim, Jingsang
    Cho, Won-Kyung
    2006 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES,VOLS 1-3, 2006, : 724 - +
  • [42] Memory Compact High-Speed QC-LDPC Decoder
    Xie, Tianjiao
    Li, Bo
    Yang, Mao
    Yan, Zhongjiang
    2017 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATIONS AND COMPUTING (ICSPCC), 2017,
  • [43] A programmable realtime MPEG2 video encoder chipset
    Matsumura, T
    Nakagawa, S
    Ishihara, K
    MITSUBISHI ELECTRIC ADVANCE, 1996, 75 : 24 - 27
  • [44] A high speed and efficient architecture of VLD for AVS HD video decoder
    Liu, Yutong
    Yang, Zhenqiang
    Jia, Huizhu
    Xie, Don
    2012 PICTURE CODING SYMPOSIUM (PCS), 2012, : 377 - 380
  • [45] MPEG2 VIDEO PARAMETER AND NO REFERENCE PSNR ESTIMATION
    Li, Huiying
    Forchhammer, Soren
    PCS: 2009 PICTURE CODING SYMPOSIUM, 2009, : 149 - 152
  • [46] Synchronization of MPEG2 streams in a video on demand system
    Coronato, A
    De Pietro, G
    Della Vecchia, G
    Gugliara, G
    PDPTA'2001: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, 2001, : 617 - 621
  • [47] Single chip implementation of MPEG2 decoder for HDTV level pictures
    Osaka Univ, Suita-shi, Japan
    IEICE Trans Fund Electron Commun Comput Sci, 3 (330-338):
  • [48] A memory-efficient VLC decoder architecture for MPEG-2 application
    Min, KY
    Chong, JW
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 43 - 49
  • [49] Single chip implementation of MPEG2 decoder for HDTV level pictures
    Onoye, T
    Masaki, T
    Morimoto, Y
    Sato, Y
    Shirakawa, I
    Matsumura, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1996, E79A (03) : 330 - 338
  • [50] Single chip MPEG2 decoder with integrated transport decoder for set-top box
    Fandrianto, J
    DIGEST OF PAPERS: COMPCON SPRING 96, FORTY-FIRST IEEE COMPUTER SOCIETY INTERNATIONAL CONFERENCE - INTELLECTUAL LEVERAGE, 1996, : 469 - 472