A high-speed memory interface architecture for MPEG2 video decoder

被引:0
|
作者
Jia Xiaoling [1 ]
Chen Guanghua [1 ]
Zou Weiyu [1 ]
机构
[1] Shanghai Univ, Microelect Res & Design Ctr, Shanghai 200072, Peoples R China
关键词
video decoder; motion compensation; SDRAM; memory interface;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Motion compensation(MC) routines of MPEG-2 MP@HL video decoding intensively access the video data stored in external memory, thus efficient memory access is critical in the design of decoder chip. In this paper, an advanced architecture of MC is proposed to perform different types of. picture prediction modes employed by the MPEG-2 standard and an address translation method is developed for memory interface. In order to relieve the burden of MC, four pixel generators are used to execute bi-prediction and half-pel precision in parallel. Image data fetched from the external frame memory are reused, so that a great amount of frame memory access can be reduced. The features of SDRAM and the fact that all types of MC algorithm have regular memory access patterns are exploited to minimize the number of overhead cycles needed for row activations in array address translation. Compared with the conventional linear translation, array address translation can reduce most of the row activations. The proposed architecture is very effective not only for increasing the speed of memory access but also for improving the performance of MC.
引用
收藏
页码:538 / 541
页数:4
相关论文
共 50 条
  • [21] Development of video watermarking for MPEG2 video
    Chung, Yuk Ying
    Xu, Fang Fei
    Choy, Faith
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 24 - +
  • [22] A Novel Architecture for High-Speed Viterbi Decoder
    Lee, Yang-Han
    Jan, Yih-Guang
    Tseng, Hsien-Wei
    Chuang, Ming-Hsueh
    Peng, Chiung-Hsuan
    Lee, Wei-Tsong
    Chen, Chih-Tsung
    JOURNAL OF APPLIED SCIENCE AND ENGINEERING, 2006, 9 (04): : 343 - 352
  • [23] MPEG video decoder architecture for embedded applications
    Liu, MN
    ICCE - INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 1996 DIGEST OF TECHNICAL PAPERS, 1996, : 178 - 179
  • [24] New MPEG2 video steganography
    Sun, Yifeng
    Liu, Fenlin
    Wang, Guodong
    Liu, Bin
    Li, Jiguang
    Dongnan Daxue Xuebao (Ziran Kexue Ban)/Journal of Southeast University (Natural Science Edition), 2007, 37 (SUPPL.): : 177 - 181
  • [25] A memory-based architecture for MPEG2 system protocol LSIs
    Inamori, M
    Naganuma, J
    Wakabayashi, H
    Endo, M
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 500 - 507
  • [26] Reducing memory in MPEG2-video-decoder-architectures
    Geib, H
    Prange, SJ
    vonReventlow, C
    INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 1997 DIGEST OF TECHNICAL PAPERS, 1997, : 176 - 177
  • [27] ARCHITECTURE OF A HIGH-SPEED REED-SOLOMON DECODER
    IWAKI, T
    TANAKA, T
    YAMADA, E
    OKUDA, T
    SASADA, T
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1994, 40 (01) : 75 - 81
  • [28] A memory-based architecture for MPEG2 system protocol LSI's
    Inamori, M
    Naganuma, J
    Endo, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (03) : 339 - 344
  • [29] Reduction of MPEG2 video decoding computations
    Moshnyaga, VG
    Migita, N
    Wakisaka, K
    PROCEEDINGS OF THE THIRD IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2005, : 218 - 221
  • [30] MPEG2 video encoder chip set
    Kondo, Toshio
    Minami, Toshihiro
    Suguri, Kazuhito
    Kusaba, Ritsu
    Morimura, Hiroki
    NTT R and D, 1997, 46 (06): : 595 - 602