A 600 mW single chip MPEG2 video decoder

被引:0
|
作者
Miura, K
Koyanagi, H
Sumihiro, H
Emoto, S
Ozaki, N
Ishikawa, T
机构
关键词
MPEG2; video decoder; low power dual-port RAM; multiple-clock; asynchoronization;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 600 mW single-chip MPEG2 video decoder, implemented in a 0.5 mu m triple metal CMOS technology, which operates with a 3.3-volt power supply. To achieve low power consumption, a low power dual-port RAM has been developed utilizing a selective bit line precharge scheme to reduce bit line current which is suitable for use in the bit-slice array commonly found in parametric ASIC RAM macro modules. This architecture and a non-DC current sense amp make the RAM's read power consumption one-third of that of a conventional dual-port RAM. Various techniques such as multiple-clock architecture and a system clock independent from a display clock make a system clock frequency as low as possible. The video decoder has a syntax parser, so that it can handle the higher syntactic elements of MPEG2 bit streams without any host processor and decode the Main profile at Main level of MPEG2 bit streams.
引用
收藏
页码:1691 / 1696
页数:6
相关论文
共 50 条
  • [1] Single chip implementation of MPEG2 decoder for HDTV level pictures
    Osaka Univ, Suita-shi, Japan
    IEICE Trans Fund Electron Commun Comput Sci, 3 (330-338):
  • [2] Single chip implementation of MPEG2 decoder for HDTV level pictures
    Onoye, T
    Masaki, T
    Morimoto, Y
    Sato, Y
    Shirakawa, I
    Matsumura, K
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1996, E79A (03) : 330 - 338
  • [3] Reducing computations in MPEG2 video decoder
    Moshnyaga, V.
    Wakisaka, Kenji
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1820 - +
  • [4] An efficient memory arbitration algorithm for a single chip MPEG2 AV decoder
    Takizawa, T
    Hirasawa, M
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2001, 47 (03) : 660 - 665
  • [5] Single chip MPEG2 decoder with integrated transport decoder for set-top box
    Fandrianto, J
    DIGEST OF PAPERS: COMPCON SPRING 96, FORTY-FIRST IEEE COMPUTER SOCIETY INTERNATIONAL CONFERENCE - INTELLECTUAL LEVERAGE, 1996, : 469 - 472
  • [6] An efficient memory arbitration algorithm for a single chip MPEG2 AV decoder
    Takizawa, T
    Hirasawa, M
    ICCE: 2001 INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, DIGEST OF TECHNICAL PAPERS, 2001, : 182 - 183
  • [7] MPEG2 video encoder chip set
    Kondo, Toshio
    Minami, Toshihiro
    Suguri, Kazuhito
    Kusaba, Ritsu
    Morimura, Hiroki
    NTT R and D, 1997, 46 (06): : 595 - 602
  • [8] Development of single-chip MPEG2 video encoder LSI
    Matsuura, Tadao
    Kusao, Hiroshi
    Okuyama, Makoto
    Hyohdoh, Masaaki
    Ishihara, Hitoshi
    Fujiwara, Yoichi
    Omatsu, Tomohiro
    Kitahara, Itaru
    Uchibe, Makoto
    Ishikawa, Yutaka
    Toyoyama, Shinji
    Okuno, Tomohisa
    Hashimoto, Mitsuru
    Murakami, Satoshi
    Shapu Giho/Sharp Technical Journal, 1998, (72): : 42 - 45
  • [9] An MPEG2 video decoder LSI with hierarchical control mechanism
    Uramoto, SI
    Takabatake, A
    Hashimoto, T
    Takeda, J
    Tanaka, G
    Yamada, T
    Kodama, Y
    Maeda, A
    Shimada, T
    Sekiguchi, S
    Murakami, T
    Yoshimoto, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (12) : 1697 - 1708
  • [10] DEVELOPMENT OF AN MPEG2 DECODER FOR MAGNETOOPTICAL DISK VIDEO PLAYERS
    UEDA, S
    KIYOSE, Y
    KISHIDA, Y
    SOTODA, S
    KAWABATA, M
    FURUKAWA, T
    KAWABE, S
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (03) : 521 - 528