A 600 mW single chip MPEG2 video decoder

被引:0
|
作者
Miura, K
Koyanagi, H
Sumihiro, H
Emoto, S
Ozaki, N
Ishikawa, T
机构
关键词
MPEG2; video decoder; low power dual-port RAM; multiple-clock; asynchoronization;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 600 mW single-chip MPEG2 video decoder, implemented in a 0.5 mu m triple metal CMOS technology, which operates with a 3.3-volt power supply. To achieve low power consumption, a low power dual-port RAM has been developed utilizing a selective bit line precharge scheme to reduce bit line current which is suitable for use in the bit-slice array commonly found in parametric ASIC RAM macro modules. This architecture and a non-DC current sense amp make the RAM's read power consumption one-third of that of a conventional dual-port RAM. Various techniques such as multiple-clock architecture and a system clock independent from a display clock make a system clock frequency as low as possible. The video decoder has a syntax parser, so that it can handle the higher syntactic elements of MPEG2 bit streams without any host processor and decode the Main profile at Main level of MPEG2 bit streams.
引用
收藏
页码:1691 / 1696
页数:6
相关论文
共 50 条
  • [31] A high-performance memory storage architecture for MP@HL MPEG2 decoder chip
    Wu, Zhihua
    Luo, Rong
    Wang, Hui
    Yang, Huazhong
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 721 - 724
  • [32] Reduction of MPEG2 video decoding computations
    Moshnyaga, VG
    Migita, N
    Wakisaka, K
    PROCEEDINGS OF THE THIRD IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2005, : 218 - 221
  • [33] MPEG2 video encoding in consumer electronics
    Kleihorst, RP
    VanderWerf, A
    Bruls, WHA
    Verhaegh, WFJ
    Waterlander, E
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1997, 17 (2-3): : 241 - 253
  • [34] Single chip implementation of motion estimator dedicated to MPEG2 MP @ HL
    Onoye, T
    Fujita, G
    Takatsu, M
    Shirakawa, I
    Yamai, N
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1996, E79A (08) : 1210 - 1216
  • [35] Improved algorithms for implementation of MPEG2 AAC decoder on FPGA
    Shenoy, Rajath R.
    Naik, Sudhir S.
    Sumam, David S.
    TENCON 2005 - 2005 IEEE REGION 10 CONFERENCE, VOLS 1-5, 2006, : 2653 - +
  • [36] New MPEG2 decoder architecture using frequency scaling
    Kim, JM
    Chae, SI
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 253 - 256
  • [37] Mpeg2 Video Encoding in Consumer Electronics
    R.P. Kleihorst
    A. van der Werf
    W.H.A. Brüls
    W.F.J. Verhaegh
    E. Waterlander
    Journal of VLSI signal processing systems for signal, image and video technology, 1997, 17 : 241 - 253
  • [38] Software implementation of MPEG2 decoder on an ASIP JPEG processor
    Mohammadzadeh, N
    Hessabi, S
    Goudarzi, M
    17TH ICM 2005: 2005 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2005, : 310 - 315
  • [39] A SINGLE-CHIP MPEG1 DECODER
    KAWAHARA, K
    YAMAUCHI, H
    OKADA, S
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (03) : 707 - 715
  • [40] A programmable realtime MPEG2 video encoder chipset
    Matsumura, T
    Nakagawa, S
    Ishihara, K
    MITSUBISHI ELECTRIC ADVANCE, 1996, 75 : 24 - 27