A 600 mW single chip MPEG2 video decoder

被引:0
|
作者
Miura, K
Koyanagi, H
Sumihiro, H
Emoto, S
Ozaki, N
Ishikawa, T
机构
关键词
MPEG2; video decoder; low power dual-port RAM; multiple-clock; asynchoronization;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 600 mW single-chip MPEG2 video decoder, implemented in a 0.5 mu m triple metal CMOS technology, which operates with a 3.3-volt power supply. To achieve low power consumption, a low power dual-port RAM has been developed utilizing a selective bit line precharge scheme to reduce bit line current which is suitable for use in the bit-slice array commonly found in parametric ASIC RAM macro modules. This architecture and a non-DC current sense amp make the RAM's read power consumption one-third of that of a conventional dual-port RAM. Various techniques such as multiple-clock architecture and a system clock independent from a display clock make a system clock frequency as low as possible. The video decoder has a syntax parser, so that it can handle the higher syntactic elements of MPEG2 bit streams without any host processor and decode the Main profile at Main level of MPEG2 bit streams.
引用
收藏
页码:1691 / 1696
页数:6
相关论文
共 50 条
  • [41] A single-chip MPEG-2 MP@ML audio/video encoder/decoder with a programmable Video Interface Unit
    Chen, CT
    Chen, TC
    Jeng, FC
    Cheng, H
    Konstantinides, K
    2001 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I-VI, PROCEEDINGS: VOL I: SPEECH PROCESSING 1; VOL II: SPEECH PROCESSING 2 IND TECHNOL TRACK DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS NEURALNETWORKS FOR SIGNAL PROCESSING; VOL III: IMAGE & MULTIDIMENSIONAL SIGNAL PROCESSING MULTIMEDIA SIGNAL PROCESSING - VOL IV: SIGNAL PROCESSING FOR COMMUNICATIONS; VOL V: SIGNAL PROCESSING EDUCATION SENSOR ARRAY & MULTICHANNEL SIGNAL PROCESSING AUDIO & ELECTROACOUSTICS; VOL VI: SIGNAL PROCESSING THEORY & METHODS STUDENT FORUM, 2001, : 941 - 944
  • [42] MPEG2 VIDEO PARAMETER AND NO REFERENCE PSNR ESTIMATION
    Li, Huiying
    Forchhammer, Soren
    PCS: 2009 PICTURE CODING SYMPOSIUM, 2009, : 149 - 152
  • [43] Synchronization of MPEG2 streams in a video on demand system
    Coronato, A
    De Pietro, G
    Della Vecchia, G
    Gugliara, G
    PDPTA'2001: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, 2001, : 617 - 621
  • [44] Single-chip MPEG-2 video encoder
    Endo, Makoto
    Ogura, Takeshi
    Minami, Toshihiro
    Nitta, Koyo
    NTT R and D, 2000, 49 (11): : 618 - 626
  • [45] An adaptive playout algorithm for MPEG1/MPEG2 video streaming
    State Key Laboratory of Integrated Service Networks, Xidian University, Xi'an 710071, China
    不详
    不详
    Jisuanji Gongcheng, 2006, 20 (224-226):
  • [46] Towards one chip HDTV MPEG2 encoder LSI
    Jiang, L
    Li, DJ
    Haba, S
    Kunieda, H
    IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, : 173 - 176
  • [47] AN MPEG AUDIO DECODER CHIP
    TSAI, TH
    CHEN, TH
    CHEN, LG
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (01) : 89 - 96
  • [48] Performance comparison of MPEG1 and MPEG2 video compression standards
    Liu, S
    DIGEST OF PAPERS: COMPCON SPRING 96, FORTY-FIRST IEEE COMPUTER SOCIETY INTERNATIONAL CONFERENCE - INTELLECTUAL LEVERAGE, 1996, : 199 - 203
  • [49] A chip set for programmable real-time MPEG2 MP@ML video encoder
    Matsumura, T
    Segawa, H
    Kumaki, S
    Matsuura, Y
    Hanami, A
    Ishihara, K
    Nakagawa, S
    Kasezawa, T
    Ajioka, Y
    Maeda, A
    Yoshimoto, M
    Sumi, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (05) : 680 - 694
  • [50] MPEG-2 video decoder for DVD
    Wang, NT
    Shih, CW
    Wong-Ho, DJ
    Ling, N
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 157 - 160