Performance Degradation Tolerance Analysis and Design for Effective Yield Enhancement

被引:2
|
作者
Hsieh, Tong-Yu [1 ]
Wang, Chih-Hao [1 ]
Kuo, Chun-Wei [1 ]
Huang, Shu-Yu [1 ]
Chih, Tsung-Liang [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung, Taiwan
关键词
Error-resilience; Performance degradation tolerance; Performance degrading faults; Value prediction unit; Yield improvement; FAULTS; IMPACT;
D O I
10.1007/s10836-015-5546-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Performance degradation tolerance (PDT) is a new notion that can improve the effective yield and reliability of designs. The basic idea is that defective chips that contain a special type of faults can still functionally work but with some performance degradation. This type of faults is called performance degrading faults (pdef). As long as the performance of defective chips containing pdef is acceptable for some applications, these chips may still be marketable. In the literature there have been several works addressing applications of this notion. However these works mainly focus on addressing some aspects of the PDT notion, such as tolerability analysis or enhancement. Also, one specific application is usually targeted, such as branch predictor. There is still a lack of a general and complete flow to apply the PDT notion. Although there is a number of common issues shared by these works, no work in the literature summarizes general rules from these works for application to a new design. In this work we develop a systematic methodology to guide users applying PDT to their designs step-by-step. Issues in each step of the methodology are discussed and illustrated using the available methods in the literature. Furthermore, we also employ value predictors that have not been targeted in the literature to demonstrate how the proposed methodology is applied to a new application.
引用
收藏
页码:427 / 441
页数:15
相关论文
共 50 条
  • [31] Cost-effective design of the alkaline electrolyser for enhanced electrochemical performance and reduced electrode degradation
    Symes, Daniel
    Al-Duri, Bushra
    Bujalski, Waldemar
    Dhir, Aman
    INTERNATIONAL JOURNAL OF LOW-CARBON TECHNOLOGIES, 2015, 10 (04) : 452 - 459
  • [32] Statistical design and optimization of SRAM cell for yield enhancement
    Mukhopadhyay, S
    Mahmoodi, H
    Roy, K
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 10 - 13
  • [33] Performance enhancement defect tolerance in the cell matrix architecture
    Saha, CR
    Bellis, SJ
    Mathewson, A
    Popovici, EM
    2004 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, VOLS 1 AND 2, 2004, : 777 - 780
  • [34] Analysis in tolerance design for assembly
    Ngoi, BKA
    Lim, LEN
    Cheong, HK
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 1997, 10 (5-6) : 263 - 270
  • [35] Molecular basis of cerium oxide nanoparticle enhancement of rice salt tolerance and yield
    Zhou, Heng
    Wu, Honghong
    Zhang, Feng
    Su, Ye
    Guan, Wenxue
    Xie, Yanjie
    Giraldo, Juan Pablo
    Shen, Wenbiao
    ENVIRONMENTAL SCIENCE-NANO, 2021, 8 (11) : 3294 - 3311
  • [36] Mechatronics design - The key to performance enhancement
    Hewit, J
    ROBOTICS AND AUTONOMOUS SYSTEMS, 1996, 19 (02) : 135 - 142
  • [37] Enhancement of dewatering performance and effective degradation of petroleum hydrocarbons in biological oily sludge using atmospheric pressure plasma jet
    Xia, Pengcheng
    Jing, Siyi
    Zhao, Zhenqing
    Dou, Tongtong
    Gao, Jie
    Guo, Ziyi
    Xu, Lijie
    Guo, He
    Zhang, Ming
    Qiao, Weichuan
    BIORESOURCE TECHNOLOGY, 2025, 418
  • [38] Lithographic Variation Aware Design Centering for SRAM Yield Enhancement
    Agarwal, Kanak
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION V, 2011, 7974
  • [39] YIELD ENHANCEMENT REALIZED FOR ANALOG INTEGRATED FILTERS BY DESIGN TECHNIQUES
    KNAUER, K
    PFLEIDERER, HJ
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1982, 129 (04): : 122 - 126
  • [40] Functional yield enhancement and statistical design of a low power transconductor
    Istanbul Technical Univ, Istanbul, Turkey
    Proc IEEE Int Symp Circuits Syst, (II-436 - II-439):