Performance Degradation Tolerance Analysis and Design for Effective Yield Enhancement

被引:2
|
作者
Hsieh, Tong-Yu [1 ]
Wang, Chih-Hao [1 ]
Kuo, Chun-Wei [1 ]
Huang, Shu-Yu [1 ]
Chih, Tsung-Liang [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung, Taiwan
关键词
Error-resilience; Performance degradation tolerance; Performance degrading faults; Value prediction unit; Yield improvement; FAULTS; IMPACT;
D O I
10.1007/s10836-015-5546-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Performance degradation tolerance (PDT) is a new notion that can improve the effective yield and reliability of designs. The basic idea is that defective chips that contain a special type of faults can still functionally work but with some performance degradation. This type of faults is called performance degrading faults (pdef). As long as the performance of defective chips containing pdef is acceptable for some applications, these chips may still be marketable. In the literature there have been several works addressing applications of this notion. However these works mainly focus on addressing some aspects of the PDT notion, such as tolerability analysis or enhancement. Also, one specific application is usually targeted, such as branch predictor. There is still a lack of a general and complete flow to apply the PDT notion. Although there is a number of common issues shared by these works, no work in the literature summarizes general rules from these works for application to a new design. In this work we develop a systematic methodology to guide users applying PDT to their designs step-by-step. Issues in each step of the methodology are discussed and illustrated using the available methods in the literature. Furthermore, we also employ value predictors that have not been targeted in the literature to demonstrate how the proposed methodology is applied to a new application.
引用
收藏
页码:427 / 441
页数:15
相关论文
共 50 条
  • [41] Functional yield enhancement and statistical design of a low power transconductor
    Tarim, TB
    Ismail, M
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 436 - 439
  • [42] An Evolutionary Approach for Nominal Design and Yield Enhancement of Analog Amplifiers
    Farago, Claudia
    Oltean, Gabriel
    Farago, Paul
    Hintea, Sorin
    2015 IEEE 10TH JUBILEE INTERNATIONAL SYMPOSIUM ON APPLIED COMPUTATIONAL INTELLIGENCE AND INFORMATICS (SACI), 2015, : 265 - 270
  • [43] YIELD ENHANCEMENT REALIZED FOR ANALOG INTEGRATED FILTERS BY DESIGN TECHNIQUES
    KNAUER, K
    PFLEIDERER, HJ
    IEE PROCEEDINGS-I COMMUNICATIONS SPEECH AND VISION, 1982, 129 (02): : 67 - 71
  • [44] Performance enhancement of a greenhouse dryer: Analysis of a cost-effective alternative solar air heater
    Khanlari, Ataollah
    Sozen, Adnan
    Sirin, Ceylin
    Tuncer, Azim Dogus
    Gungor, Afsin
    JOURNAL OF CLEANER PRODUCTION, 2020, 251 (251)
  • [45] Defect tolerance in VLSI circuits: Techniques and yield analysis
    Koren, I
    Koren, Z
    PROCEEDINGS OF THE IEEE, 1998, 86 (09) : 1819 - 1836
  • [46] Effective Degradation of Free Gossypol in Defatted Cottonseed Meal by Bacterial Laccases: Performance and Toxicity Analysis
    Zhang, Liangyu
    Zheng, Hao
    Zhang, Xingke
    Chen, Xiaoxue
    Liu, Yanrong
    Tang, Yu
    Zhang, Wei
    Wang, Zhixiang
    Zhao, Lihong
    Guo, Yongpeng
    FOODS, 2024, 13 (04)
  • [47] Triton X-100 as an Effective Surfactant for Micropump Bubble Tolerance Enhancement
    Pecar, Borut
    Resnik, Drago
    Mozek, Matej
    Aljancic, Uros
    Dolzan, Tine
    Amon, Slavko
    Vrtacnik, Danilo
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2013, 43 (02): : 103 - 110
  • [48] DBFT: A Byzantine Fault Tolerance Protocol With Graceful Performance Degradation
    Zhang, Jingjing
    Rong, Yingyao
    Cao, Jiannong
    Rong, Chunming
    Bian, Jing
    Wu, Weigang
    IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2022, 19 (05) : 3387 - 3400
  • [49] Cost-Effective and Time-Efficient Failure Analysis Method for Yield Enhancement Utilizing Picked Sawn Wafer
    Yanagita, Hiroshi
    Jingu, Akihito
    Okanishi, Shinobu
    Tanaka, Satoshi
    Koyama, Toru
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2019, 32 (04) : 450 - 454
  • [50] FAULT-TOLERANCE OF CELLULAR PROCESSING ARRAYS - ALGORITHMIC METHODS FOR YIELD ENHANCEMENT AND RELIABILITY
    DONIANTS, VN
    LAZAREV, VG
    STEFANELLI, R
    MICROPROCESSING AND MICROPROGRAMMING, 1989, 25 (1-5): : 113 - 118