Performance enhancement defect tolerance in the cell matrix architecture

被引:0
|
作者
Saha, CR [1 ]
Bellis, SJ [1 ]
Mathewson, A [1 ]
Popovici, EM [1 ]
机构
[1] Natl Microelect Res Ctr, Cork, Ireland
关键词
Cell Matrix; supercell; fault tolerance; FPGAs Hamming code; scan path;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research concentrates on the area of fault tolerant circuit implementation in a field programmable type architecture. In particular, an architecture called the Cell Matrix, presented as a fault tolerant alternative to field programmable gate arrays using their Supercell approach, is studied. Architectural constraints to implement fault tolerant circuit design in this architecture are discussed. Some modifications of its basic structure, such as the integration of circuitry for error correction and scan path, to enhance fault tolerant circuits design are introduced and are compared to the Supercell approach.
引用
收藏
页码:777 / 780
页数:4
相关论文
共 50 条
  • [1] A Hybrid Nano-CMOS Architecture for Defect and Fault Tolerance
    Simsir, Muzaffer O.
    Cadambi, Srihari
    Ivancic, Franjo
    Roetteler, Martin
    Jha, Niraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2009, 5 (03)
  • [2] Architecture, defect tolerance, and buffer design for a new ATM switch
    Jain, VK
    Lin, L
    Horiguchi, S
    SECOND ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1997 PROCEEDINGS, 1997, : 248 - 258
  • [3] Architecture, defect tolerance, and buffer design for a new ATM switch
    Jain, VK
    Lin, L
    Horiguchi, S
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (04): : 338 - 345
  • [4] Performance enhancement techniques for InfiniBand™ architecture
    Kim, EJ
    Yum, KH
    Das, CR
    Yousif, M
    Duato, J
    NINTH INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE, PROCEEDINGS, 2003, : 253 - 262
  • [5] Tagged Repair Techniques for Defect Tolerance in Hybrid Nano/CMOS Architecture
    Srivastava, Saket
    Melouki, Aissa
    Al-Hashimi, Bashir M.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (03) : 424 - 432
  • [6] Defect Tolerance in Hybrid nano/CMOS Architecture using Tagging Mechanism
    Srivastava, Saket
    Melouki, Aissa
    Al-Hashimi, Bashir M.
    2009 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, 2009, : 43 - 46
  • [7] Enhancement of graphene thermoelectric performance through defect engineering
    Anno, Yuki
    Imakita, Yuki
    Takei, Kuniharu
    Akita, Seiji
    Arie, Takayuki
    2D MATERIALS, 2017, 4 (02):
  • [8] Fault Tolerance with High Performance for Fast Matrix Multiplication
    Birnbaum, Noam
    Nissim, Roy
    2020 PROCEEDINGS OF THE SIAM WORKSHOP ON COMBINATORIAL SCIENTIFIC COMPUTING, CSC, 2020, : 106 - 117
  • [9] Performance enhancement of photodetector using defect subwavelength metallic Grating
    Du, Mingdi
    Sun, Junqiang
    OPTIK, 2015, 126 (20): : 2646 - 2649
  • [10] Defect in peripheral B-cell tolerance identified in MS
    Katy Malpass
    Nature Reviews Neurology, 2013, 9 (7) : 358 - 358