Performance enhancement defect tolerance in the cell matrix architecture

被引:0
|
作者
Saha, CR [1 ]
Bellis, SJ [1 ]
Mathewson, A [1 ]
Popovici, EM [1 ]
机构
[1] Natl Microelect Res Ctr, Cork, Ireland
关键词
Cell Matrix; supercell; fault tolerance; FPGAs Hamming code; scan path;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research concentrates on the area of fault tolerant circuit implementation in a field programmable type architecture. In particular, an architecture called the Cell Matrix, presented as a fault tolerant alternative to field programmable gate arrays using their Supercell approach, is studied. Architectural constraints to implement fault tolerant circuit design in this architecture are discussed. Some modifications of its basic structure, such as the integration of circuitry for error correction and scan path, to enhance fault tolerant circuits design are introduced and are compared to the Supercell approach.
引用
收藏
页码:777 / 780
页数:4
相关论文
共 50 条
  • [31] A Central B Cell Tolerance Defect In Group Ia CVID Patients
    Romberg, N.
    Ng, Y.
    Cunningham-Rundles, C.
    Meffre, E.
    JOURNAL OF ALLERGY AND CLINICAL IMMUNOLOGY, 2012, 129 (02) : AB129 - AB129
  • [32] The performance of parallel matrix algorithms on a broadcast-based architecture
    Katsinis, C
    Hecht, D
    Zhu, M
    Narravula, H
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2006, 18 (03): : 271 - 303
  • [33] Performance of an embedded optical vector matrix multiplication processor architecture
    Yang, C.
    Cui, G. X.
    Huang, Y. Y.
    Wu, L.
    Yang, H.
    Zhang, Y. H.
    IET OPTOELECTRONICS, 2010, 4 (04) : 159 - 164
  • [34] BANDED-MATRIX HIGH-PERFORMANCE ALGORITHM AND ARCHITECTURE
    CASASENT, D
    TAYLOR, BK
    APPLIED OPTICS, 1985, 24 (10): : 1476 - 1480
  • [35] Performance Enhancement of Sample Matrix Beamformer using a Novel Algorithm
    Mini, P. R.
    Mridula, S.
    Paul, Binu
    Mohanan, P.
    PROCEEDINGS OF THE 2018 8TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED 2018), 2018, : 173 - 177
  • [36] Enhancement in performance of the PVC/nanoclay mixed matrix nanofiltration membrane
    Ferdowsi, A.
    Kikhavani, T.
    Ashrafizadeh, S. N.
    BRAZILIAN JOURNAL OF CHEMICAL ENGINEERING, 2024,
  • [37] Interfacial modification and performance enhancement of carbon matrix/aluminum composites
    Wei, Wenfu
    Liao, Qianhua
    Yang, Zefeng
    Li, Xiaobo
    Huang, Zhanglin
    Ren, Junwen
    Yang, Yan
    Wu, Guangning
    JOURNAL OF ALLOYS AND COMPOUNDS, 2022, 903
  • [38] Interfacial modification and performance enhancement of carbon matrix/aluminum composites
    Wei W.
    Liao Q.
    Yang Z.
    Li X.
    Huang Z.
    Ren J.
    Yang Y.
    Wu G.
    Journal of Alloys and Compounds, 2022, 903
  • [39] Performance enhancement of the Ozaki Scheme on integer matrix multiplication unit
    Uchino, Yuki
    Ozaki, Katsuhisa
    Imamura, Toshiyuki
    INTERNATIONAL JOURNAL OF HIGH PERFORMANCE COMPUTING APPLICATIONS, 2025,
  • [40] Fault-Tolerance in FPGA Focusing Power Reduction or Performance Enhancement
    Leong, C.
    Semiao, J.
    Santos, M. B.
    Teixeira, I. C.
    Teixeira, J. P.
    2015 16TH LATIN-AMERICAN TEST SYMPOSIUM (LATS), 2015,