Performance enhancement defect tolerance in the cell matrix architecture

被引:0
|
作者
Saha, CR [1 ]
Bellis, SJ [1 ]
Mathewson, A [1 ]
Popovici, EM [1 ]
机构
[1] Natl Microelect Res Ctr, Cork, Ireland
关键词
Cell Matrix; supercell; fault tolerance; FPGAs Hamming code; scan path;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research concentrates on the area of fault tolerant circuit implementation in a field programmable type architecture. In particular, an architecture called the Cell Matrix, presented as a fault tolerant alternative to field programmable gate arrays using their Supercell approach, is studied. Architectural constraints to implement fault tolerant circuit design in this architecture are discussed. Some modifications of its basic structure, such as the integration of circuitry for error correction and scan path, to enhance fault tolerant circuits design are introduced and are compared to the Supercell approach.
引用
收藏
页码:777 / 780
页数:4
相关论文
共 50 条
  • [41] Solar cell defect enhancement method based on generative adversarial network
    Liu, Kun
    Wen, Xi
    Huang, Min-Ming
    Yang, Xin-Xin
    Mao, Jing-Kun
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2020, 54 (04): : 684 - 693
  • [42] An investigation of the influence of extracellular matrix anisotropy and cell-matrix interactions on tissue architecture
    Dyson, R. J.
    Green, J. E. F.
    Whiteley, J. P.
    Byrne, H. M.
    JOURNAL OF MATHEMATICAL BIOLOGY, 2016, 72 (07) : 1775 - 1809
  • [43] Wireless IP adaptation layer:: An open performance enhancement protocol architecture
    Mähönen, P
    Muñoz, L
    Melpignano, D
    Orphanos, G
    Shelby, Z
    Saarinen, T
    Garcia, M
    13TH IEEE INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS, VOL 1-5, PROCEEDINGS: SAILING THE WAVES OF THE WIRELESS OCEANS, 2002, : 525 - 529
  • [44] Accelerating the Execution of Matrix Languages on the Cell Broadband Engine Architecture
    Khoury, Raymes
    Burgstaller, Bernd
    Scholz, Bernhard
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2011, 22 (01) : 7 - 21
  • [45] Defective cell reuse based defect-tolerance method for CMOL cell mapping optimization
    Zha, Xiaojing
    Xia, Yinshui
    MICROELECTRONICS JOURNAL, 2020, 105
  • [46] A Defect Tolerant and Performance Tunable Gate Architecture for End-of-Roadmap CMOS
    Singh, Adit D.
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE VLSI SYSTEMS, PROCEEDINGS, 2009, : 422 - 422
  • [47] Improve Fault Tolerance in Cell-based Evolve Hardware Architecture
    Wongyai, Chanin
    2014 INTERNATIONAL CONFERENCE ON ADVANCED COMPUTER SCIENCE AND INFORMATION SYSTEMS (ICACSIS), 2014, : 13 - 18
  • [48] Solar cell performance enhancement using nanostructures
    Tumram, Priya V.
    Nafdey, Renuka
    Kautkar, Pranay R.
    Agnihotri, S. V.
    Khaparde, Rohini A.
    Wankhede, S. P.
    Moharil, S. V.
    MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS, 2024, 307
  • [49] Performance Enhancement of Ultrasonic Weld Defect Detection Network Based on Generative Data
    Yuan, Zesen
    Gao, Xiaorong
    Yang, Kai
    Peng, Jianping
    Luo, Lin
    JOURNAL OF NONDESTRUCTIVE EVALUATION, 2024, 43 (04)
  • [50] Performance of cell-shift defect inspection technique
    Morikawa, Y
    Ogawa, T
    Tsuchiya, K
    Noguchi, S
    Nakashima, K
    PHOTOMASK AND X-RAY MASK TECHNOLOGY IV, 1997, 3096 : 404 - 414