CMOS switched-op-amp-based sample-and-hold circuit

被引:48
|
作者
Dai, L [1 ]
Harjani, R [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
analog-digital conversion; charge injection; sample-and-hold circuits; switched opamp;
D O I
10.1109/4.818927
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a sample-and-hold design that is based on a switched-op-amp topology. Charge injection errors are greatly reduced by turning off transistors in the saturation region instead of the triode region as is the case for traditional MOS switches. The remaining clock feedthrough error is mostly signal-independent and is cancelled out by a pseudodifferential topology. Switched-op-amps are designed and fabricated in a 2-mu CMOS technology. The measurement results show that the harmonics are at least 78 dB below the signal level. Both the measurement results from fabricated IC's and simulation results suggest the potential benefits of this approach in comparison to traditional switched-capacitor circuits.
引用
收藏
页码:109 / 113
页数:5
相关论文
共 50 条
  • [1] CMOS switched-OpAmp based sample-and-hold circuit
    Dai, L
    Harjani, R
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : 476 - 479
  • [2] AN ACCURATE CMOS SAMPLE-AND-HOLD CIRCUIT
    GATTI, U
    MALOBERTI, F
    PALMISANO, G
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (01) : 120 - 122
  • [3] SAMPLE-AND-HOLD AND OP AMP FORM SPECIAL DIFFERENTIATOR
    NOLTE, J
    ELECTRONICS, 1977, 50 (09): : 110 - 111
  • [4] A switched-current sample-and-hold circuit
    Hu, XY
    Martin, KW
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 1, 1996, : 191 - 194
  • [5] A switched-current sample-and-hold circuit
    Hu, XY
    Martin, KW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (06) : 898 - 904
  • [6] A current signal CMOS sample-and-hold circuit
    Luangpol, Amata
    Petchmaneelumka, Wandee
    Kamsri, Thawatchai
    Riewruja, Vanchai
    2007 INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION AND SYSTEMS, VOLS 1-6, 2007, : 1924 - 1927
  • [7] A CMOS PEAK DETECT SAMPLE-AND-HOLD CIRCUIT
    KRUISKAMP, MW
    LEENAERTS, DMW
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1994, 41 (01) : 295 - 298
  • [8] A current-mode CMOS sample-and-hold circuit for ADC
    Mahatthumthanant, Phinet
    Kamsri, Thawatchai
    Petchmaneelumka, Wandee
    Sungicabunchoo, Tiparat
    Riewruja, Vanchai
    2006 SICE-ICASE INTERNATIONAL JOINT CONFERENCE, VOLS 1-13, 2006, : 2819 - +
  • [9] A high-speed sample-and-hold circuit based on CMOS transmission lines
    Wang, Pingshan
    Wang, Haibo
    Gao, Yueran
    Geng, Yongtao
    Thomas, George
    Li, Chaojiang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (02) : 245 - 254
  • [10] A high-speed sample-and-hold circuit based on CMOS transmission lines
    Pingshan Wang
    Haibo Wang
    Yueran Gao
    Yongtao Geng
    George Thomas
    Chaojiang Li
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 245 - 254