A Novel Fixed-Point Square Root Algorithm and Its Digital Hardware Design

被引:0
|
作者
Putra, Rachmad Vidya Wicaksana [1 ]
机构
[1] Inst Teknol Bandung, Microelect Ctr, IC Design Lab, Bandung, West Java, Indonesia
关键词
Novel square root algorithm; iterative calculation; fixed-point; simple; low complexity; resource-efficient;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Square root operation is one of the basic important operation in digital signal processing. It will calculate the square root value from the given input. This operation is known hard to implement in digital hardware because of the complexity of its algorithm. There were many researches related to this topic to obtain the optimum design between area consumption and speed. Regarding this condition, we propose an alternative square root algorithm which is based on two approaches, digital binary input decomposition and iterative calculation. Its fixed-point digital hardware implementation is very simple, low complexity, and resource-efficient. It doesn't need any correction adjustments and directly produces accurate value of square root result and remainder in (N/2)+1 clock cycles, which N represents the wordlength of input. This design has been synthesized for FPGA target board Altera Cyclone II EP2C35F672C6 and produced good results in resource consumption and speed.
引用
收藏
页码:332 / 335
页数:4
相关论文
共 50 条
  • [41] Novel Square Root Algorithm and its FPGA Implementation
    Kachhwal, Puneet
    Rout, Bikash Chandra
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 158 - 162
  • [42] ''Individually normalized'' least mean square algorithm suitable for fixed-point processing and its application to active noise control
    Fujii, K
    Ohga, J
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 1996, 79 (04): : 62 - 73
  • [43] Fixed-point digital processing of Recursive Least-Square algorithm: Toward FPGA implementation of MMSE adaptive array antenna
    Matsumoto, N
    Ichige, K
    Arai, H
    SEVENTH INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS, VOL 2, PROCEEDINGS, 2003, : 615 - 617
  • [44] THE OCTAHEDRAL ALGORITHM, A NEW SIMPLICIAL FIXED-POINT ALGORITHM
    WRIGHT, AH
    MATHEMATICAL PROGRAMMING, 1981, 21 (01) : 47 - 69
  • [45] A hardware algorithm for computing reciprocal square root
    Takagi, N
    ARITH-15 2001: 15TH SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2001, : 94 - 100
  • [46] Decimal Square Root: Algorithm and Hardware Implementation
    Hosseiny, Adel
    Jaberipur, Ghassem
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2016, 35 (12) : 4195 - 4219
  • [47] Decimal Square Root: Algorithm and Hardware Implementation
    Adel Hosseiny
    Ghassem Jaberipur
    Circuits, Systems, and Signal Processing, 2016, 35 : 4195 - 4219
  • [48] Optimal fixed-point implementation of digital filters
    Roozbehani, Mardavij
    Megretski, Alexandre
    Feron, Eric
    2007 AMERICAN CONTROL CONFERENCE, VOLS 1-13, 2007, : 5963 - +
  • [49] Fully fixed-point integrated digital circuit design of discrete memristive systems
    Zhao, Yan
    Ding, Jiafeng
    He, Shaobo
    Wang, Huihai
    Sun, Kehui
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 161
  • [50] Optimal fixed-point VLSI structure of a floating-point based digital filter design
    Wu, AY
    Hwang, KF
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : D375 - D378