Decimal Square Root: Algorithm and Hardware Implementation

被引:4
|
作者
Hosseiny, Adel [1 ]
Jaberipur, Ghassem [1 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Evin 1983963113, Iran
关键词
Decimal arithmetic; Decimal square root; Digit recurrence; Quotient digit selection; FLOATING-POINT DIVISION; NEWTON-RAPHSON ITERATION; UNIT; ARCHITECTURE; DIVIDER; SPEED;
D O I
10.1007/s00034-015-0215-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a new digit recurrence decimal square root (DSR) design and provide its ASIC implementation. The interim square root digits are in . The proposed architecture generally follows that of a previous radix-10 divider. However, it provides novel solutions with regard to few DSR-specific challenges. For example, complex error analysis shows that only four (out of sixteen) digits of partial square root is sufficient to estimate partial remainders that are required for the more complicated square root digit selection. This design performs about 10 % faster and consumes 28 % less area than the previously reported ASIC digit recurrence decimal square rooter.
引用
收藏
页码:4195 / 4219
页数:25
相关论文
共 50 条
  • [1] Decimal Square Root: Algorithm and Hardware Implementation
    Adel Hosseiny
    Ghassem Jaberipur
    Circuits, Systems, and Signal Processing, 2016, 35 : 4195 - 4219
  • [2] Decimal SRT Square Root: Algorithm and Architecture
    Kaivani, Amir
    Ko, Seok-Bum
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2013, 32 (05) : 2137 - 2150
  • [3] Decimal SRT Square Root: Algorithm and Architecture
    Amir Kaivani
    Seok-Bum Ko
    Circuits, Systems, and Signal Processing, 2013, 32 : 2137 - 2150
  • [4] A hardware algorithm for computing reciprocal square root
    Takagi, N
    ARITH-15 2001: 15TH SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2001, : 94 - 100
  • [5] Hardware Implementation of Single Iterated Multiplicative Inverse Square Root
    Luo, Jun
    Huang, Qijun
    Luo, Hongwei
    Zhi, Yue
    Wang, Xiaoqiang
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2017, 23 (04) : 18 - 23
  • [6] Novel Square Root Algorithm and its FPGA Implementation
    Kachhwal, Puneet
    Rout, Bikash Chandra
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROPAGATION AND COMPUTER TECHNOLOGY (ICSPCT 2014), 2014, : 158 - 162
  • [7] Design and Implementation of Decimal Fixed-Point Square Root in LUT-6 FPGAs
    Vazquez, Martin
    Tosini, Marcelo
    2014 IX SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC (SPL 2014), 2014,
  • [8] Hardware architecture design and mapping of 'Fast Inverse Square Root' algorithm
    Zafar, Saad
    Adapa, Raviteja
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,
  • [9] SQUARE ROOT HARDWARE ALGORITHM USING REDUNDANT BINARY REPRESENTATION.
    Takagi, Naofumi
    Yajima, Shuzo
    1600, (17):
  • [10] An optimized reconfigurable architecture for hardware implementation of decimal arithmetic
    Emami, Samaneh
    Sedighi, Mehdi
    COMPUTERS & ELECTRICAL ENGINEERING, 2017, 63 : 18 - 29